/external/swiftshader/third_party/LLVM/lib/Target/PowerPC/MCTargetDesc/ |
D | PPCMCCodeEmitter.cpp | 170 assert((MI.getOpcode() == PPC::MTCRF || MI.getOpcode() == PPC::MFOCRF) && in get_crbitm_encoding() 182 assert((MI.getOpcode() != PPC::MTCRF && MI.getOpcode() != PPC::MFOCRF) || in getMachineOpValue()
|
/external/swiftshader/third_party/LLVM/lib/Target/PowerPC/ |
D | PPCCodeEmitter.cpp | 141 assert((MI.getOpcode() == PPC::MTCRF || MI.getOpcode() == PPC::MFOCRF) && in get_crbitm_encoding() 251 assert((MI.getOpcode() != PPC::MTCRF && MI.getOpcode() != PPC::MFOCRF) || in getMachineOpValue()
|
D | PPCISelDAGToDAG.cpp | 703 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg, in SelectSETCC() 839 return CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, in Select()
|
D | PPCInstrInfo.td | 1116 def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
|
/external/llvm/lib/Target/PowerPC/MCTargetDesc/ |
D | PPCMCCodeEmitter.cpp | 348 MI.getOpcode() == PPC::MFOCRF || MI.getOpcode() == PPC::MFOCRF8) && in get_crbitm_encoding() 362 MI.getOpcode() != PPC::MFOCRF && MI.getOpcode() != PPC::MFOCRF8) || in getMachineOpValue()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/PowerPC/MCTargetDesc/ |
D | PPCMCCodeEmitter.cpp | 352 MI.getOpcode() == PPC::MFOCRF || MI.getOpcode() == PPC::MFOCRF8) && in get_crbitm_encoding() 365 MI.getOpcode() != PPC::MFOCRF && MI.getOpcode() != PPC::MFOCRF8) || in getMachineOpValue()
|
/external/llvm/lib/Target/PowerPC/ |
D | PPCRegisterInfo.cpp | 509 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MFOCRF8 : PPC::MFOCRF), Reg) in lowerCRSpilling() 599 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MFOCRF8 : PPC::MFOCRF), Reg) in lowerCRBitSpilling() 647 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MFOCRF8 : PPC::MFOCRF), RegO) in lowerCRBitRestore()
|
D | PPCAsmPrinter.cpp | 962 case PPC::MFOCRF: in EmitInstruction() 968 MI->getOpcode() == PPC::MFOCRF ? PPC::MFCR : PPC::MFCR8; in EmitInstruction()
|
D | PPCISelLowering.h | 137 MFOCRF, enumerator
|
D | PPC.td | 67 "Enable the MFOCRF instruction">;
|
D | PPCInstrInfo.cpp | 889 BuildMI(MBB, I, DL, get(PPC::MFOCRF), DestReg).addReg(CRReg); in copyPhysReg() 906 BuildMI(MBB, I, DL, get(PPC::MFOCRF), DestReg).addReg(SrcReg); in copyPhysReg()
|
D | PPCISelDAGToDAG.cpp | 2395 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg, in trySETCC() 2464 case PPCISD::MFOCRF: { in Select() 2466 ReplaceNode(N, CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, in Select()
|
D | PPCISelLowering.cpp | 1047 case PPCISD::MFOCRF: return "PPCISD::MFOCRF"; in getTargetNodeName() 7808 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32, in LowerINTRINSIC_WO_CHAIN() 11076 if (FlagUser->getOpcode() == PPCISD::MFOCRF) in PerformDAGCombine()
|
D | PPCInstrInfo.td | 2394 def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/PowerPC/ |
D | PPCRegisterInfo.cpp | 590 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MFOCRF8 : PPC::MFOCRF), Reg) in lowerCRSpilling() 680 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MFOCRF8 : PPC::MFOCRF), Reg) in lowerCRBitSpilling() 728 BuildMI(MBB, II, dl, TII.get(LP64 ? PPC::MFOCRF8 : PPC::MFOCRF), RegO) in lowerCRBitRestore()
|
D | PPCAsmPrinter.cpp | 1051 case PPC::MFOCRF: in EmitInstruction() 1057 MI->getOpcode() == PPC::MFOCRF ? PPC::MFCR : PPC::MFCR8; in EmitInstruction()
|
D | PPCISelLowering.h | 181 MFOCRF, enumerator
|
D | PPC.td | 74 "Enable the MFOCRF instruction">;
|
D | PPCInstrInfo.cpp | 923 BuildMI(MBB, I, DL, get(PPC::MFOCRF), DestReg).addReg(CRReg); in copyPhysReg() 940 BuildMI(MBB, I, DL, get(PPC::MFOCRF), DestReg).addReg(SrcReg); in copyPhysReg()
|
D | PPCISelDAGToDAG.cpp | 3992 IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg, in trySETCC() 4166 case PPCISD::MFOCRF: { in Select() 4168 ReplaceNode(N, CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, in Select()
|
D | PPCISelLowering.cpp | 1299 case PPCISD::MFOCRF: return "PPCISD::MFOCRF"; in getTargetNodeName() 8960 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32, in LowerINTRINSIC_WO_CHAIN() 12993 if (FlagUser->getOpcode() == PPCISD::MFOCRF) in PerformDAGCombine()
|
D | PPCInstrInfo.td | 2635 def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
|
/external/v8/src/ppc/ |
D | constants-ppc.h | 1804 V(mfocrf, MFOCRF, 0x7C100026) \
|
/external/capstone/arch/PowerPC/ |
D | PPCGenAsmWriter.inc | 700 109070961U, // MFOCRF 1973 0U, // MFOCRF 3866 // MFOCRF, MFOCRF8
|
D | PPCGenDisassemblerTables.inc | 937 /* 3785 */ MCD_OPC_Decode, 168, 5, 52, // Opcode: MFOCRF
|