Searched refs:REG_OPER_OP_ORDER (Results 1 – 2 of 2) sorted by relevance
/external/v8/src/x64/ |
D | disasm-x64.cc | 23 REG_OPER_OP_ORDER = 1, // Register destination, operand source. enumerator 27 BYTE_REG_OPER_OP_ORDER = REG_OPER_OP_ORDER | BYTE_SIZE_OPERAND_FLAG, 46 { 0x03, REG_OPER_OP_ORDER, "add" }, 50 { 0x0B, REG_OPER_OP_ORDER, "or" }, 54 { 0x13, REG_OPER_OP_ORDER, "adc" }, 58 { 0x1B, REG_OPER_OP_ORDER, "sbb" }, 62 { 0x23, REG_OPER_OP_ORDER, "and" }, 66 { 0x2B, REG_OPER_OP_ORDER, "sub" }, 70 { 0x33, REG_OPER_OP_ORDER, "xor" }, 74 { 0x3B, REG_OPER_OP_ORDER, "cmp" }, [all …]
|
/external/v8/src/ia32/ |
D | disasm-ia32.cc | 19 REG_OPER_OP_ORDER, enumerator 34 {0x01, "add", OPER_REG_OP_ORDER}, {0x03, "add", REG_OPER_OP_ORDER}, 35 {0x09, "or", OPER_REG_OP_ORDER}, {0x0B, "or", REG_OPER_OP_ORDER}, 36 {0x13, "adc", REG_OPER_OP_ORDER}, {0x1B, "sbb", REG_OPER_OP_ORDER}, 37 {0x21, "and", OPER_REG_OP_ORDER}, {0x23, "and", REG_OPER_OP_ORDER}, 38 {0x29, "sub", OPER_REG_OP_ORDER}, {0x2A, "subb", REG_OPER_OP_ORDER}, 39 {0x2B, "sub", REG_OPER_OP_ORDER}, {0x31, "xor", OPER_REG_OP_ORDER}, 40 {0x33, "xor", REG_OPER_OP_ORDER}, {0x38, "cmpb", OPER_REG_OP_ORDER}, 41 {0x39, "cmp", OPER_REG_OP_ORDER}, {0x3A, "cmpb", REG_OPER_OP_ORDER}, 42 {0x3B, "cmp", REG_OPER_OP_ORDER}, {0x84, "test_b", REG_OPER_OP_ORDER}, [all …]
|