Searched refs:Reg0Op (Results 1 – 2 of 2) sorted by relevance
1489 const MachineOperand &Reg0Op = MI.getOperand(0); in MergeBaseUpdateLSDouble() local1491 if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base) in MergeBaseUpdateLSDouble()1516 MIB.add(Reg0Op).add(Reg1Op).addReg(BaseOp.getReg(), RegState::Define); in MergeBaseUpdateLSDouble()1519 MIB.addReg(BaseOp.getReg(), RegState::Define).add(Reg0Op).add(Reg1Op); in MergeBaseUpdateLSDouble()
1445 const MachineOperand &Reg0Op = MI.getOperand(0); in MergeBaseUpdateLSDouble() local1447 if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base) in MergeBaseUpdateLSDouble()1472 MIB.addOperand(Reg0Op).addOperand(Reg1Op) in MergeBaseUpdateLSDouble()1477 .addOperand(Reg0Op).addOperand(Reg1Op); in MergeBaseUpdateLSDouble()