Home
last modified time | relevance | path

Searched refs:getRegBitWidth (Results 1 – 14 of 14) sorted by relevance

/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Hexagon/
DHexagonBitTracker.cpp95 uint16_t RW = getRegBitWidth(RegisterRef(Reg, Sub)); in mask()
267 assert(getRegBitWidth(Reg[N]) == W && "Register width mismatch"); in evaluate()
307 uint16_t W0 = (Reg[0].Reg != 0) ? getRegBitWidth(Reg[0]) : 0; in evaluate()
365 uint16_t W1 = getRegBitWidth(Reg[1]); in evaluate()
694 uint16_t W1 = getRegBitWidth(Reg[1]); in evaluate()
749 assert(getRegBitWidth(Reg[1]) == 32 && getRegBitWidth(Reg[2]) == 32); in evaluate()
761 assert(getRegBitWidth(Reg[1]) == 32 && getRegBitWidth(Reg[2]) == 32); in evaluate()
823 uint16_t W1 = getRegBitWidth(Reg[1]); in evaluate()
855 uint16_t W1 = getRegBitWidth(Reg[1]); in evaluate()
960 uint16_t RW = getRegBitWidth(PD); in evaluate()
[all …]
DBitTracker.cpp330 uint16_t BT::MachineEvaluator::getRegBitWidth(const RegisterRef &RR) const { in getRegBitWidth() function in BT::MachineEvaluator
350 uint16_t BW = getRegBitWidth(RR); in getCell()
709 uint16_t W = getRegBitWidth(Reg); in mask()
734 uint16_t W = getRegBitWidth(RD); in evaluate()
748 uint16_t WD = getRegBitWidth(RD); in evaluate()
749 uint16_t WS = getRegBitWidth(RS); in evaluate()
806 uint16_t DefBW = ME.getRegBitWidth(DefRR); in visitPHI()
884 uint16_t DefBW = ME.getRegBitWidth(RD); in visitNonBranch()
DHexagonConstPropagation.cpp1844 unsigned getRegBitWidth(unsigned Reg) const;
1981 unsigned W = getRegBitWidth(DefR.Reg); in evaluate()
2142 unsigned BW = getRegBitWidth(R1.Reg); in evaluate()
2349 unsigned HexagonConstEvaluator::getRegBitWidth(unsigned Reg) const { in getRegBitWidth() function in HexagonConstEvaluator
2687 unsigned W = getRegBitWidth(DefR.Reg); in evaluateHexCondMove()
2739 unsigned BW = getRegBitWidth(DefR.Reg); in evaluateHexExt()
2885 unsigned W = getRegBitWidth(R); in rewriteHexConstDefs()
DBitTracker.h397 uint16_t getRegBitWidth(const RegisterRef &RR) const;
/external/llvm/lib/Target/Hexagon/
DHexagonBitTracker.cpp84 uint16_t RW = getRegBitWidth(RegisterRef(Reg, Sub)); in mask()
201 assert(getRegBitWidth(Reg[N]) == W && "Register width mismatch"); in evaluate()
241 uint16_t W0 = (Reg[0].Reg != 0) ? getRegBitWidth(Reg[0]) : 0; in evaluate()
297 uint16_t W1 = getRegBitWidth(Reg[1]); in evaluate()
626 uint16_t W1 = getRegBitWidth(Reg[1]); in evaluate()
680 assert(getRegBitWidth(Reg[1]) == 32 && getRegBitWidth(Reg[2]) == 32); in evaluate()
692 assert(getRegBitWidth(Reg[1]) == 32 && getRegBitWidth(Reg[2]) == 32); in evaluate()
754 uint16_t W1 = getRegBitWidth(Reg[1]); in evaluate()
775 uint16_t W1 = getRegBitWidth(Reg[1]); in evaluate()
1075 uint16_t W = getRegBitWidth(RD); in evaluateLoad()
DBitTracker.cpp314 uint16_t BT::MachineEvaluator::getRegBitWidth(const RegisterRef &RR) const { in getRegBitWidth() function in BT::MachineEvaluator
342 uint16_t BW = getRegBitWidth(RR); in getCell()
731 uint16_t W = getRegBitWidth(Reg); in mask()
750 uint16_t W = getRegBitWidth(RD); in evaluate()
764 uint16_t WD = getRegBitWidth(RD); in evaluate()
765 uint16_t WS = getRegBitWidth(RS); in evaluate()
793 uint16_t DefBW = ME.getRegBitWidth(DefRR); in visitPHI()
874 uint16_t DefBW = ME.getRegBitWidth(RD); in visitNonBranch()
DBitTracker.h347 uint16_t getRegBitWidth(const RegisterRef &RR) const;
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/Utils/
DAMDGPUBaseInfo.h384 unsigned getRegBitWidth(unsigned RCID);
387 unsigned getRegBitWidth(const MCRegisterClass &RC);
DAMDGPUBaseInfo.cpp789 unsigned getRegBitWidth(unsigned RCID) { in getRegBitWidth() function
819 unsigned getRegBitWidth(const MCRegisterClass &RC) { in getRegBitWidth() function
820 return getRegBitWidth(RC.getID()); in getRegBitWidth()
827 return getRegBitWidth(MRI->getRegClass(RCID)) / 8; in getRegOperandSize()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/
DGCNHazardRecognizer.cpp510 if (AMDGPU::getRegBitWidth(VDataRCID) > 64 && in createsVALUHazard()
522 AMDGPU::getRegBitWidth(Desc.OpInfo[SRsrcIdx].RegClass) == 256); in createsVALUHazard()
528 if (AMDGPU::getRegBitWidth(Desc.OpInfo[DataIdx].RegClass) > 64) in createsVALUHazard()
DSIRegisterInfo.cpp540 unsigned NumSubRegs = AMDGPU::getRegBitWidth(RC->getID()) / (EltSize * CHAR_BIT); in buildSpillLoadStore()
1419 switch (AMDGPU::getRegBitWidth(*RC->MC)) { in getRegSplitParts()
1455 switch (AMDGPU::getRegBitWidth(*RC->MC)) { in getRegSplitParts()
1483 switch (AMDGPU::getRegBitWidth(*RC->MC)) { in getRegSplitParts()
DSIFoldOperands.cpp407 if (UseOp.getSubReg() && AMDGPU::getRegBitWidth(FoldRC->getID()) == 64) { in foldOperand()
414 if (AMDGPU::getRegBitWidth(UseRC->getID()) != 64) in foldOperand()
DSIInstrInfo.cpp1796 int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32; in canInsertSelect()
1810 int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32; in canInsertSelect()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/InstPrinter/
DAMDGPUInstPrinter.cpp568 unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID)); in printOperand()