Home
last modified time | relevance | path

Searched refs:smlsld (Results 1 – 25 of 26) sorted by relevance

12

/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/ARM/
Dacle-intrinsics.ll382 define i64 @smlsld(i32 %a, i32 %b, i64 %c) nounwind {
383 ; CHECK-LABEL: smlsld
384 ; CHECK: smlsld r2, r3, r0, r1
385 %tmp = call i64 @llvm.arm.smlsld(i32 %a, i32 %b, i64 %c)
476 declare i64 @llvm.arm.smlsld(i32, i32, i64) nounwind
/external/capstone/suite/MC/ARM/
Dbasic-arm-instructions.s.cs677 0x55,0x21,0x49,0xe7 = smlsld r2, r9, r5, r1
Dbasic-thumb2-instructions.s.cs754 0xd5,0xfb,0xc1,0x29 = smlsld r2, r9, r5, r1
/external/swiftshader/third_party/LLVM/test/MC/ARM/
Dbasic-arm-instructions.s1704 smlsld r2, r9, r5, r1
1709 @ CHECK: smlsld r2, r9, r5, r1 @ encoding: [0x55,0x21,0x49,0xe7]
Dbasic-thumb2-instructions.s1952 smlsld r2, r9, r5, r1
1958 @ CHECK: smlsld r2, r9, r5, r1 @ encoding: [0xd5,0xfb,0xc1,0x29]
/external/vixl/src/aarch32/
Dassembler-aarch32.h3159 void smlsld(
3161 void smlsld(Register rdlo, Register rdhi, Register rn, Register rm) { in smlsld() function
3162 smlsld(al, rdlo, rdhi, rn, rm); in smlsld()
Ddisasm-aarch32.h1139 void smlsld(
Ddisasm-aarch32.cc2686 void Disassembler::smlsld( in smlsld() function in vixl::aarch32::Disassembler
22579 smlsld(CurrentCond(), in DecodeT32()
64302 smlsld(condition, in DecodeA32()
Dassembler-aarch32.cc10280 void Assembler::smlsld( in smlsld() function in vixl::aarch32::Assembler
10304 Delegate(kSmlsld, &Assembler::smlsld, cond, rdlo, rdhi, rn, rm); in smlsld()
Dmacro-assembler-aarch32.h3818 smlsld(cond, rdlo, rdhi, rn, rm); in Smlsld()
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/ARM/
Dbasic-thumb2-instructions.s2435 smlsld r2, r9, r5, r1
2441 @ CHECK: smlsld r2, r9, r5, r1 @ encoding: [0xd5,0xfb,0xc1,0x29]
Dbasic-arm-instructions.s2479 smlsld r2, r9, r5, r1
2484 @ CHECK: smlsld r2, r9, r5, r1 @ encoding: [0x55,0x21,0x49,0xe7]
/external/llvm/test/MC/ARM/
Dbasic-arm-instructions.s2477 smlsld r2, r9, r5, r1
2482 @ CHECK: smlsld r2, r9, r5, r1 @ encoding: [0x55,0x21,0x49,0xe7]
Dbasic-thumb2-instructions.s2387 smlsld r2, r9, r5, r1
2393 @ CHECK: smlsld r2, r9, r5, r1 @ encoding: [0xd5,0xfb,0xc1,0x29]
/external/swiftshader/third_party/LLVM/test/MC/Disassembler/ARM/
Dbasic-arm-instructions.txt1533 # CHECK: smlsld r2, r9, r5, r1
Dthumb2.txt1731 # CHECK: smlsld r2, r9, r5, r1
/external/llvm/test/MC/Disassembler/ARM/
Dthumb2.txt1870 # CHECK: smlsld r2, r9, r5, r1
Dbasic-arm-instructions.txt1685 # CHECK: smlsld r2, r9, r5, r1
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/ARM/
Dbasic-arm-instructions.txt1685 # CHECK: smlsld r2, r9, r5, r1
Dthumb2.txt1870 # CHECK: smlsld r2, r9, r5, r1
/external/swiftshader/third_party/LLVM/lib/Target/ARM/
DARMInstrThumb2.td2673 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/ARM/
DARMInstrThumb2.td2871 def t2SMLSLD : T2DualHalfMulAddLong<0b101, 0b1100, "smlsld">;
/external/llvm/lib/Target/ARM/
DARMInstrThumb2.td2901 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/ARM/
DARMGenAsmMatcher.inc7756 "lawb\006smlawt\005smlsd\006smlsdx\006smlsld\007smlsldx\005smmla\006smml"
8709 …{ 1102 /* smlsld */, ARM::t2SMLSLD, Convert__Reg1_1__Reg1_2__Reg1_3__Reg1_4__Tie0_1_1__Tie1_1_1__C…
8710 …{ 1102 /* smlsld */, ARM::SMLSLD, Convert__Reg1_1__Reg1_2__Reg1_3__Reg1_4__Tie0_1_1__Tie1_1_1__Con…
/external/swiftshader/third_party/llvm-7.0/configs/common/include/llvm/IR/
DIntrinsicEnums.inc1183 arm_smlsld, // llvm.arm.smlsld

12