/external/swiftshader/third_party/LLVM/test/CodeGen/ARM/ |
D | vadd.ll | 126 ;CHECK: vraddhn.i16 129 %tmp3 = call <8 x i8> @llvm.arm.neon.vraddhn.v8i8(<8 x i16> %tmp1, <8 x i16> %tmp2) 135 ;CHECK: vraddhn.i32 138 %tmp3 = call <4 x i16> @llvm.arm.neon.vraddhn.v4i16(<4 x i32> %tmp1, <4 x i32> %tmp2) 144 ;CHECK: vraddhn.i64 147 %tmp3 = call <2 x i32> @llvm.arm.neon.vraddhn.v2i32(<2 x i64> %tmp1, <2 x i64> %tmp2) 151 declare <8 x i8> @llvm.arm.neon.vraddhn.v8i8(<8 x i16>, <8 x i16>) nounwind readnone 152 declare <4 x i16> @llvm.arm.neon.vraddhn.v4i16(<4 x i32>, <4 x i32>) nounwind readnone 153 declare <2 x i32> @llvm.arm.neon.vraddhn.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
|
/external/swiftshader/third_party/LLVM/test/MC/ARM/ |
D | neont2-add-encoding.s | 133 @ CHECK: vraddhn.i16 d16, q8, q9 @ encoding: [0xc0,0xff,0xa2,0x04] 134 vraddhn.i16 d16, q8, q9 135 @ CHECK: vraddhn.i32 d16, q8, q9 @ encoding: [0xd0,0xff,0xa2,0x04] 136 vraddhn.i32 d16, q8, q9 137 @ CHECK: vraddhn.i64 d16, q8, q9 @ encoding: [0xe0,0xff,0xa2,0x04] 138 vraddhn.i64 d16, q8, q9
|
D | neon-add-encoding.s | 132 @ CHECK: vraddhn.i16 d16, q8, q9 @ encoding: [0xa2,0x04,0xc0,0xf3] 133 vraddhn.i16 d16, q8, q9 134 @ CHECK: vraddhn.i32 d16, q8, q9 @ encoding: [0xa2,0x04,0xd0,0xf3] 135 vraddhn.i32 d16, q8, q9 136 @ CHECK: vraddhn.i64 d16, q8, q9 @ encoding: [0xa2,0x04,0xe0,0xf3] 137 vraddhn.i64 d16, q8, q9
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/ARM/ |
D | neont2-add-encoding.s | 133 @ CHECK: vraddhn.i16 d16, q8, q9 @ encoding: [0xc0,0xff,0xa2,0x04] 134 vraddhn.i16 d16, q8, q9 135 @ CHECK: vraddhn.i32 d16, q8, q9 @ encoding: [0xd0,0xff,0xa2,0x04] 136 vraddhn.i32 d16, q8, q9 137 @ CHECK: vraddhn.i64 d16, q8, q9 @ encoding: [0xe0,0xff,0xa2,0x04] 138 vraddhn.i64 d16, q8, q9
|
D | neon-add-encoding.s | 229 @ CHECK: vraddhn.i16 d16, q8, q9 @ encoding: [0xa2,0x04,0xc0,0xf3] 230 vraddhn.i16 d16, q8, q9 231 @ CHECK: vraddhn.i32 d16, q8, q9 @ encoding: [0xa2,0x04,0xd0,0xf3] 232 vraddhn.i32 d16, q8, q9 233 @ CHECK: vraddhn.i64 d16, q8, q9 @ encoding: [0xa2,0x04,0xe0,0xf3] 234 vraddhn.i64 d16, q8, q9
|
/external/llvm/test/MC/ARM/ |
D | neont2-add-encoding.s | 133 @ CHECK: vraddhn.i16 d16, q8, q9 @ encoding: [0xc0,0xff,0xa2,0x04] 134 vraddhn.i16 d16, q8, q9 135 @ CHECK: vraddhn.i32 d16, q8, q9 @ encoding: [0xd0,0xff,0xa2,0x04] 136 vraddhn.i32 d16, q8, q9 137 @ CHECK: vraddhn.i64 d16, q8, q9 @ encoding: [0xe0,0xff,0xa2,0x04] 138 vraddhn.i64 d16, q8, q9
|
D | neon-add-encoding.s | 229 @ CHECK: vraddhn.i16 d16, q8, q9 @ encoding: [0xa2,0x04,0xc0,0xf3] 230 vraddhn.i16 d16, q8, q9 231 @ CHECK: vraddhn.i32 d16, q8, q9 @ encoding: [0xa2,0x04,0xd0,0xf3] 232 vraddhn.i32 d16, q8, q9 233 @ CHECK: vraddhn.i64 d16, q8, q9 @ encoding: [0xa2,0x04,0xe0,0xf3] 234 vraddhn.i64 d16, q8, q9
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/ARM/ |
D | vadd.ll | 95 ;CHECK: vraddhn.i16 98 %tmp3 = call <8 x i8> @llvm.arm.neon.vraddhn.v8i8(<8 x i16> %tmp1, <8 x i16> %tmp2) 104 ;CHECK: vraddhn.i32 107 %tmp3 = call <4 x i16> @llvm.arm.neon.vraddhn.v4i16(<4 x i32> %tmp1, <4 x i32> %tmp2) 113 ;CHECK: vraddhn.i64 116 %tmp3 = call <2 x i32> @llvm.arm.neon.vraddhn.v2i32(<2 x i64> %tmp1, <2 x i64> %tmp2) 120 declare <8 x i8> @llvm.arm.neon.vraddhn.v8i8(<8 x i16>, <8 x i16>) nounwind readnone 121 declare <4 x i16> @llvm.arm.neon.vraddhn.v4i16(<4 x i32>, <4 x i32>) nounwind readnone 122 declare <2 x i32> @llvm.arm.neon.vraddhn.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
|
/external/llvm/test/CodeGen/ARM/ |
D | vadd.ll | 95 ;CHECK: vraddhn.i16 98 %tmp3 = call <8 x i8> @llvm.arm.neon.vraddhn.v8i8(<8 x i16> %tmp1, <8 x i16> %tmp2) 104 ;CHECK: vraddhn.i32 107 %tmp3 = call <4 x i16> @llvm.arm.neon.vraddhn.v4i16(<4 x i32> %tmp1, <4 x i32> %tmp2) 113 ;CHECK: vraddhn.i64 116 %tmp3 = call <2 x i32> @llvm.arm.neon.vraddhn.v2i32(<2 x i64> %tmp1, <2 x i64> %tmp2) 120 declare <8 x i8> @llvm.arm.neon.vraddhn.v8i8(<8 x i16>, <8 x i16>) nounwind readnone 121 declare <4 x i16> @llvm.arm.neon.vraddhn.v4i16(<4 x i32>, <4 x i32>) nounwind readnone 122 declare <2 x i32> @llvm.arm.neon.vraddhn.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
|
/external/libmpeg2/common/arm/ |
D | impeg2_idct.s | 233 vraddhn.s32 d12, q0, q4 234 vraddhn.s32 d13, q0, q5 243 vraddhn.s32 d12, q0, q4 244 vraddhn.s32 d13, q0, q5 253 vraddhn.s32 d12, q0, q4 254 vraddhn.s32 d13, q0, q5 263 vraddhn.s32 d12, q0, q4 264 vraddhn.s32 d13, q0, q5 273 vraddhn.s32 d12, q0, q4 274 vraddhn.s32 d13, q0, q5 [all …]
|
/external/capstone/suite/MC/ARM/ |
D | neont2-add-encoding.s.cs | 63 0xc0,0xff,0xa2,0x04 = vraddhn.i16 d16, q8, q9 64 0xd0,0xff,0xa2,0x04 = vraddhn.i32 d16, q8, q9 65 0xe0,0xff,0xa2,0x04 = vraddhn.i64 d16, q8, q9
|
D | neon-add-encoding.s.cs | 103 0xa2,0x04,0xc0,0xf3 = vraddhn.i16 d16, q8, q9 104 0xa2,0x04,0xd0,0xf3 = vraddhn.i32 d16, q8, q9 105 0xa2,0x04,0xe0,0xf3 = vraddhn.i64 d16, q8, q9
|
/external/arm-neon-tests/ |
D | ref_vraddhn.c | 26 #define INSN_NAME vraddhn
|
D | Makefile.gcc | 56 vqdmlsl_n vsri_n vsli_n vtst vaddhn vraddhn vaddl vaddw \
|
D | Makefile | 50 vqdmlsl_n vsri_n vsli_n vtst vaddhn vraddhn vaddl vaddw \
|
/external/swiftshader/third_party/LLVM/test/MC/Disassembler/ARM/ |
D | neont2.txt | 242 # CHECK: vraddhn.i16 d16, q8, q9 244 # CHECK: vraddhn.i32 d16, q8, q9 246 # CHECK: vraddhn.i64 d16, q8, q9
|
D | neon.txt | 245 # CHECK: vraddhn.i16 d16, q8, q9 247 # CHECK: vraddhn.i32 d16, q8, q9 249 # CHECK: vraddhn.i64 d16, q8, q9
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/ARM/ |
D | neont2.txt | 242 # CHECK: vraddhn.i16 d16, q8, q9 244 # CHECK: vraddhn.i32 d16, q8, q9 246 # CHECK: vraddhn.i64 d16, q8, q9
|
D | neon.txt | 245 # CHECK: vraddhn.i16 d16, q8, q9 247 # CHECK: vraddhn.i32 d16, q8, q9 249 # CHECK: vraddhn.i64 d16, q8, q9
|
/external/llvm/test/MC/Disassembler/ARM/ |
D | neont2.txt | 242 # CHECK: vraddhn.i16 d16, q8, q9 244 # CHECK: vraddhn.i32 d16, q8, q9 246 # CHECK: vraddhn.i64 d16, q8, q9
|
D | neon.txt | 245 # CHECK: vraddhn.i16 d16, q8, q9 247 # CHECK: vraddhn.i32 d16, q8, q9 249 # CHECK: vraddhn.i64 d16, q8, q9
|
/external/clang/include/clang/Basic/ |
D | arm_neon.td | 429 def OP_RADDHNHi : Op<(call "vcombine", $p0, (call "vraddhn", $p1, $p2))>; 515 def VRADDHN : IInst<"vraddhn", "hkk", "silUsUiUl">;
|
/external/vixl/src/aarch32/ |
D | assembler-aarch32.h | 5481 void vraddhn( 5483 void vraddhn(DataType dt, DRegister rd, QRegister rn, QRegister rm) { in vraddhn() function 5484 vraddhn(al, dt, rd, rn, rm); in vraddhn()
|
D | disasm-aarch32.h | 2290 void vraddhn(
|
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/ARM/ |
D | ARMGenAsmMatcher.inc | 7783 "shl\006vqshlu\006vqshrn\007vqshrun\005vqsub\007vraddhn\006vrecpe\006vre" 10897 …{ 2396 /* vraddhn */, ARM::VRADDHNv8i8, Convert__Reg1_2__Reg1_3__Reg1_4__CondCode2_0, Feature_HasN… 10898 …{ 2396 /* vraddhn */, ARM::VRADDHNv4i16, Convert__Reg1_2__Reg1_3__Reg1_4__CondCode2_0, Feature_Has… 10899 …{ 2396 /* vraddhn */, ARM::VRADDHNv2i32, Convert__Reg1_2__Reg1_3__Reg1_4__CondCode2_0, Feature_Has…
|