Home
last modified time | relevance | path

Searched refs:OUT_BATCH_RELOC (Results 1 – 10 of 10) sorted by relevance

/external/mesa3d/src/mesa/drivers/dri/radeon/
Dradeon_blit.c156 OUT_BATCH_RELOC(offset, bo, offset, RADEON_GEM_DOMAIN_GTT|RADEON_GEM_DOMAIN_VRAM, 0, 0); in emit_tx_setup()
218 OUT_BATCH_RELOC(offset, bo, offset, 0, RADEON_GEM_DOMAIN_GTT|RADEON_GEM_DOMAIN_VRAM, 0); in emit_cb_setup()
220 OUT_BATCH_RELOC(dst_pitch, bo, dst_pitch, 0, RADEON_GEM_DOMAIN_GTT|RADEON_GEM_DOMAIN_VRAM, 0); in emit_cb_setup()
Dradeon_state_init.c380 OUT_BATCH_RELOC(0, drb->bo, 0, 0, RADEON_GEM_DOMAIN_VRAM, 0); in ctx_emit_cs()
394 OUT_BATCH_RELOC(rrb->draw_offset, rrb->bo, rrb->draw_offset, 0, RADEON_GEM_DOMAIN_VRAM, 0); in ctx_emit_cs()
397 OUT_BATCH_RELOC(cbpitch, rrb->bo, cbpitch, 0, RADEON_GEM_DOMAIN_VRAM, 0); in ctx_emit_cs()
449 OUT_BATCH_RELOC(lvl->faces[j].offset, t->mt->bo, lvl->faces[j].offset, in cube_emit_cs()
487 OUT_BATCH_RELOC(lvl->faces[5].offset, t->mt->bo, lvl->faces[5].offset, in tex_emit_cs()
490 OUT_BATCH_RELOC(t->tile_bits, t->mt->bo, get_base_teximage_offset(t), in tex_emit_cs()
495 OUT_BATCH_RELOC(t->tile_bits, t->bo, 0, in tex_emit_cs()
Dradeon_cmdbuf.h47 #define OUT_BATCH_RELOC(data, bo, offset, rd, wd, flags) \ macro
Dradeon_context.c117 OUT_BATCH_RELOC(0, query->bo, query->curr_offset, 0, RADEON_GEM_DOMAIN_GTT, 0); in r100_emit_query_finish()
Dradeon_ioctl.c293 OUT_BATCH_RELOC(offset, bo, offset, RADEON_GEM_DOMAIN_GTT, 0, 0); in radeonEmitVertexAOS()
/external/mesa3d/src/mesa/drivers/dri/r200/
Dr200_blit.c305 OUT_BATCH_RELOC(offset, bo, offset, RADEON_GEM_DOMAIN_GTT|RADEON_GEM_DOMAIN_VRAM, 0, 0); in emit_tx_setup()
370 OUT_BATCH_RELOC(offset, bo, offset, 0, RADEON_GEM_DOMAIN_GTT|RADEON_GEM_DOMAIN_VRAM, 0); in emit_cb_setup()
372 OUT_BATCH_RELOC(dst_pitch, bo, dst_pitch, 0, RADEON_GEM_DOMAIN_GTT|RADEON_GEM_DOMAIN_VRAM, 0); in emit_cb_setup()
Dradeon_cmdbuf.h47 #define OUT_BATCH_RELOC(data, bo, offset, rd, wd, flags) \ macro
Dr200_state_init.c498 OUT_BATCH_RELOC(0, drb->bo, 0, 0, RADEON_GEM_DOMAIN_VRAM, 0); in ctx_emit_cs()
513 OUT_BATCH_RELOC(rrb->draw_offset, rrb->bo, rrb->draw_offset, 0, RADEON_GEM_DOMAIN_VRAM, 0); in ctx_emit_cs()
516 OUT_BATCH_RELOC(cbpitch, rrb->bo, cbpitch, 0, RADEON_GEM_DOMAIN_VRAM, 0); in ctx_emit_cs()
583 OUT_BATCH_RELOC(t->tile_bits, t->mt->bo, 0, in tex_emit_mm()
587 OUT_BATCH_RELOC(t->tile_bits, t->bo, 0, in tex_emit_mm()
612 OUT_BATCH_RELOC(lvl->faces[j].offset, t->mt->bo, lvl->faces[j].offset, in cube_emit_cs()
Dr200_context.c152 OUT_BATCH_RELOC(0, query->bo, query->curr_offset, 0, RADEON_GEM_DOMAIN_GTT, 0); in r200_emit_query_finish()
Dr200_cmdbuf.c235 OUT_BATCH_RELOC(offset, bo, offset, RADEON_GEM_DOMAIN_GTT, 0, 0); in r200EmitVertexAOS()