Home
last modified time | relevance | path

Searched refs:smuad (Results 1 – 25 of 26) sorted by relevance

12

/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/ARM/
Dacle-intrinsics.ll396 define i32 @smuad(i32 %a, i32 %b) nounwind {
397 ; CHECK-LABEL: smuad
398 ; CHECK: smuad r0, r0, r1
399 %tmp = call i32 @llvm.arm.smuad(i32 %a, i32 %b)
478 declare i32 @llvm.arm.smuad(i32, i32) nounwind
/external/webrtc/webrtc/modules/audio_coding/codecs/isac/fix/source/
Dpitch_filter_armv6.S77 smuad r2, r10, r4
/external/vixl/test/aarch32/
Dtest-assembler-cond-rd-rn-rm-a32.cc69 M(smuad) \
Dtest-assembler-cond-rd-rn-rm-t32.cc68 M(smuad) \
/external/capstone/suite/MC/ARM/
Dbasic-arm-instructions.s.cs693 0x13,0xf4,0x02,0xe7 = smuad r2, r3, r4
Dbasic-thumb2-instructions.s.cs774 0x23,0xfb,0x04,0xf2 = smuad r2, r3, r4
/external/swiftshader/third_party/LLVM/test/MC/ARM/
Dbasic-arm-instructions.s1760 smuad r2, r3, r4
1765 @ CHECK: smuad r2, r3, r4 @ encoding: [0x13,0xf4,0x02,0xe7]
Dbasic-thumb2-instructions.s2016 smuad r2, r3, r4
2022 @ CHECK: smuad r2, r3, r4 @ encoding: [0x23,0xfb,0x04,0xf2]
/external/vixl/src/aarch32/
Dassembler-aarch32.h3201 void smuad(Condition cond, Register rd, Register rn, Register rm);
3202 void smuad(Register rd, Register rn, Register rm) { smuad(al, rd, rn, rm); } in smuad() function
Ddisasm-aarch32.h1161 void smuad(Condition cond, Register rd, Register rn, Register rm);
Ddisasm-aarch32.cc2754 void Disassembler::smuad(Condition cond, in smuad() function in vixl::aarch32::Disassembler
21887 smuad(CurrentCond(), in DecodeT32()
63762 smuad(condition, Register(rd), Register(rn), Register(rm)); in DecodeA32()
Dassembler-aarch32.cc10482 void Assembler::smuad(Condition cond, Register rd, Register rn, Register rm) { in smuad() function in vixl::aarch32::Assembler
10502 Delegate(kSmuad, &Assembler::smuad, cond, rd, rn, rm); in smuad()
Dmacro-assembler-aarch32.h3936 smuad(cond, rd, rn, rm); in Smuad()
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/ARM/
Dbasic-thumb2-instructions.s2499 smuad r2, r3, r4
2505 @ CHECK: smuad r2, r3, r4 @ encoding: [0x23,0xfb,0x04,0xf2]
Dbasic-arm-instructions.s2535 smuad r2, r3, r4
2540 @ CHECK: smuad r2, r3, r4 @ encoding: [0x13,0xf4,0x02,0xe7]
/external/llvm/test/MC/ARM/
Dbasic-arm-instructions.s2533 smuad r2, r3, r4
2538 @ CHECK: smuad r2, r3, r4 @ encoding: [0x13,0xf4,0x02,0xe7]
Dbasic-thumb2-instructions.s2451 smuad r2, r3, r4
2457 @ CHECK: smuad r2, r3, r4 @ encoding: [0x23,0xfb,0x04,0xf2]
/external/swiftshader/third_party/LLVM/test/MC/Disassembler/ARM/
Dbasic-arm-instructions.txt1589 # CHECK: smuad r2, r3, r4
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/Disassembler/ARM/
Dbasic-arm-instructions.txt1741 # CHECK: smuad r2, r3, r4
/external/llvm/test/MC/Disassembler/ARM/
Dbasic-arm-instructions.txt1741 # CHECK: smuad r2, r3, r4
/external/swiftshader/third_party/LLVM/lib/Target/ARM/
DARMInstrThumb2.td2624 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/ARM/
DARMInstrThumb2.td2841 def t2SMUAD: T2DualHalfMul<0b010, 0b0000, "smuad", int_arm_smuad>;
/external/llvm/lib/Target/ARM/
DARMInstrThumb2.td2852 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/ARM/
DARMGenAsmMatcher.inc7757 "ar\005smmls\006smmlsr\005smmul\006smmulr\005smuad\006smuadx\006smulbb\006"
8725 …{ 1156 /* smuad */, ARM::t2SMUAD, Convert__Reg1_1__Reg1_2__Reg1_3__CondCode2_0, Feature_IsThumb2|F…
8726 …{ 1156 /* smuad */, ARM::SMUAD, Convert__Reg1_1__Reg1_2__Reg1_3__CondCode2_0, Feature_IsARM|Featur…
/external/swiftshader/third_party/llvm-7.0/configs/common/include/llvm/IR/
DIntrinsicEnums.inc1185 arm_smuad, // llvm.arm.smuad

12