• Home
  • History
  • Annotate
Name Date Size #Lines LOC

..--

MCTargetDesc/22-Nov-2023-21199

TargetInfo/22-Nov-2023-3814

DelaySlotFiller.cppD22-Nov-20238.9 KiB324236

FPMover.cppD22-Nov-20235 KiB142102

MakefileD22-Nov-2023675 238

README.txtD22-Nov-20231.4 KiB6047

Sparc.hD22-Nov-20233.7 KiB11082

Sparc.tdD22-Nov-20232.7 KiB7359

SparcAsmPrinter.cppD22-Nov-20238.3 KiB252187

SparcCallingConv.tdD22-Nov-20231.4 KiB3732

SparcFrameLowering.cppD22-Nov-20233 KiB8147

SparcFrameLowering.hD22-Nov-20231.1 KiB4219

SparcISelDAGToDAG.cppD22-Nov-20237.2 KiB213151

SparcISelLowering.cppD22-Nov-202349.4 KiB1,276956

SparcISelLowering.hD22-Nov-20234 KiB10469

SparcInstrFormats.tdD22-Nov-20233.2 KiB11589

SparcInstrInfo.cppD22-Nov-202311.3 KiB347254

SparcInstrInfo.hD22-Nov-20233.9 KiB10152

SparcInstrInfo.tdD22-Nov-202334.2 KiB826714

SparcMachineFunctionInfo.hD22-Nov-20231.6 KiB4823

SparcRegisterInfo.cppD22-Nov-20234.3 KiB12890

SparcRegisterInfo.hD22-Nov-20231.7 KiB5927

SparcRegisterInfo.tdD22-Nov-20236.3 KiB160146

SparcSelectionDAGInfo.cppD22-Nov-2023749 248

SparcSelectionDAGInfo.hD22-Nov-2023832 3212

SparcSubtarget.cppD22-Nov-20231.2 KiB4524

SparcSubtarget.hD22-Nov-20231.6 KiB5933

SparcTargetMachine.cppD22-Nov-20232.6 KiB6742

SparcTargetMachine.hD22-Nov-20232.7 KiB8254

README.txt

1
2To-do
3-----
4
5* Keep the address of the constant pool in a register instead of forming its
6  address all of the time.
7* We can fold small constant offsets into the %hi/%lo references to constant
8  pool addresses as well.
9* When in V9 mode, register allocate %icc[0-3].
10* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
11* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
12  not clear how to write a pattern for this though:
13
14float %t1(int %a, int* %p) {
15        %C = seteq int %a, 0
16        br bool %C, label %T, label %F
17T:
18        store int 123, int* %p
19        br label %F
20F:
21        ret float undef
22}
23
24codegens to this:
25
26t1:
27        save -96, %o6, %o6
281)      subcc %i0, 0, %l0
291)      bne .LBBt1_2    ! F
30        nop
31.LBBt1_1:       ! T
32        or %g0, 123, %l0
33        st %l0, [%i1]
34.LBBt1_2:       ! F
35        restore %g0, %g0, %g0
36        retl
37        nop
38
391) should be replaced with a brz in V9 mode.
40
41* Same as above, but emit conditional move on register zero (p192) in V9
42  mode.  Testcase:
43
44int %t1(int %a, int %b) {
45        %C = seteq int %a, 0
46        %D = select bool %C, int %a, int %b
47        ret int %D
48}
49
50* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling
51  with the Y register, if they are faster.
52
53* Codegen bswap(load)/store(bswap) -> load/store ASI
54
55* Implement frame pointer elimination, e.g. eliminate save/restore for
56  leaf fns.
57* Fill delay slots
58
59* Implement JIT support
60