; RUN: llc -mtriple=aarch64--linux-gnu -mattr=sve < %s 2>%t | FileCheck %s ; RUN: FileCheck --check-prefix=WARN --allow-empty %s <%t ; If this check fails please read test/CodeGen/AArch64/README for instructions on how to resolve it. ; WARN-NOT: warning ; ld2b define @ld2.nxv32i8( %Pg, i8 *%addr, i64 %a) { ; CHECK-LABEL: ld2.nxv32i8: ; CHECK: ld2b { z0.b, z1.b }, p0/z, [x0, x1] ; CHECK-NEXT: ret %addr2 = getelementptr i8, i8 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld2.nxv32i8.nxv16i1.p0i8( %Pg, i8 *%addr2) ret %res } ; ld2h define @ld2.nxv16i16( %Pg, i16 *%addr, i64 %a) { ; CHECK-LABEL: ld2.nxv16i16: ; CHECK: ld2h { z0.h, z1.h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: ret %addr2 = getelementptr i16, i16 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld2.nxv16i16.nxv8i1.p0i16( %Pg, i16 *%addr2) ret %res } define @ld2.nxv16f16( %Pg, half *%addr, i64 %a) { ; CHECK-LABEL: ld2.nxv16f16: ; CHECK: ld2h { z0.h, z1.h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: ret %addr2 = getelementptr half, half * %addr, i64 %a %res = call @llvm.aarch64.sve.ld2.nxv16f16.nxv8i1.p0f16( %Pg, half *%addr2) ret %res } define @ld2.nxv16bf16( %Pg, bfloat *%addr, i64 %a) #0 { ; CHECK-LABEL: ld2.nxv16bf16: ; CHECK: ld2h { z0.h, z1.h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: ret %addr2 = getelementptr bfloat, bfloat * %addr, i64 %a %res = call @llvm.aarch64.sve.ld2.nxv16bf16.nxv8i1.p0bf16( %Pg, bfloat *%addr2) ret %res } ; ld2w define @ld2.nxv8i32( %Pg, i32 *%addr, i64 %a) { ; CHECK-LABEL: ld2.nxv8i32: ; CHECK: ld2w { z0.s, z1.s }, p0/z, [x0, x1, lsl #2] ; CHECK-NEXT: ret %addr2 = getelementptr i32, i32 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld2.nxv8i32.nxv4i1.p0i32( %Pg, i32 *%addr2) ret %res } define @ld2.nxv8f32( %Pg, float *%addr, i64 %a) { ; CHECK-LABEL: ld2.nxv8f32: ; CHECK: ld2w { z0.s, z1.s }, p0/z, [x0, x1, lsl #2] ; CHECK-NEXT: ret %addr2 = getelementptr float, float * %addr, i64 %a %res = call @llvm.aarch64.sve.ld2.nxv8f32.nxv4i1.p0f32( %Pg, float *%addr2) ret %res } ; ld2d define @ld2.nxv4i64( %Pg, i64 *%addr, i64 %a) { ; CHECK-LABEL: ld2.nxv4i64: ; CHECK: ld2d { z0.d, z1.d }, p0/z, [x0, x1, lsl #3] ; CHECK-NEXT: ret %addr2 = getelementptr i64, i64 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld2.nxv4i64.nxv2i1.p0i64( %Pg, i64 *%addr2) ret %res } define @ld2.nxv4f64( %Pg, double *%addr, i64 %a) { ; CHECK-LABEL: ld2.nxv4f64: ; CHECK: ld2d { z0.d, z1.d }, p0/z, [x0, x1, lsl #3] ; CHECK-NEXT: ret %addr2 = getelementptr double, double * %addr, i64 %a %res = call @llvm.aarch64.sve.ld2.nxv4f64.nxv2i1.p0f64( %Pg, double *%addr2) ret %res } ; ld3b define @ld3.nxv48i8( %Pg, i8 *%addr, i64 %a) { ; CHECK-LABEL: ld3.nxv48i8: ; CHECK: ld3b { z0.b, z1.b, z2.b }, p0/z, [x0, x1] ; CHECK-NEXT: ret %addr2 = getelementptr i8, i8 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld3.nxv48i8.nxv16i1.p0i8( %Pg, i8 *%addr2) ret %res } ; ld3h define @ld3.nxv24i16( %Pg, i16 *%addr, i64 %a) { ; CHECK-LABEL: ld3.nxv24i16: ; CHECK: ld3h { z0.h, z1.h, z2.h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: ret %addr2 = getelementptr i16, i16 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld3.nxv24i16.nxv8i1.p0i16( %Pg, i16 *%addr2) ret %res } define @ld3.nxv24f16( %Pg, half *%addr, i64 %a) { ; CHECK-LABEL: ld3.nxv24f16: ; CHECK: ld3h { z0.h, z1.h, z2.h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: ret %addr2 = getelementptr half, half * %addr, i64 %a %res = call @llvm.aarch64.sve.ld3.nxv24f16.nxv8i1.p0f16( %Pg, half *%addr2) ret %res } define @ld3.nxv24bf16( %Pg, bfloat *%addr, i64 %a) #0 { ; CHECK-LABEL: ld3.nxv24bf16: ; CHECK: ld3h { z0.h, z1.h, z2.h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: ret %addr2 = getelementptr bfloat, bfloat * %addr, i64 %a %res = call @llvm.aarch64.sve.ld3.nxv24bf16.nxv8i1.p0bf16( %Pg, bfloat *%addr2) ret %res } ; ld3w define @ld3.nxv12i32( %Pg, i32 *%addr, i64 %a) { ; CHECK-LABEL: ld3.nxv12i32: ; CHECK: ld3w { z0.s, z1.s, z2.s }, p0/z, [x0, x1, lsl #2] ; CHECK-NEXT: ret %addr2 = getelementptr i32, i32 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld3.nxv12i32.nxv4i1.p0i32( %Pg, i32 *%addr2) ret %res } define @ld3.nxv12f32( %Pg, float *%addr, i64 %a) { ; CHECK-LABEL: ld3.nxv12f32: ; CHECK: ld3w { z0.s, z1.s, z2.s }, p0/z, [x0, x1, lsl #2] ; CHECK-NEXT: ret %addr2 = getelementptr float, float * %addr, i64 %a %res = call @llvm.aarch64.sve.ld3.nxv12f32.nxv4i1.p0f32( %Pg, float *%addr2) ret %res } ; ld3d define @ld3.nxv6i64( %Pg, i64 *%addr, i64 %a) { ; CHECK-LABEL: ld3.nxv6i64: ; CHECK: ld3d { z0.d, z1.d, z2.d }, p0/z, [x0, x1, lsl #3] ; CHECK-NEXT: ret %addr2 = getelementptr i64, i64 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld3.nxv6i64.nxv2i1.p0i64( %Pg, i64 *%addr2) ret %res } define @ld3.nxv6f64( %Pg, double *%addr, i64 %a) { ; CHECK-LABEL: ld3.nxv6f64: ; CHECK: ld3d { z0.d, z1.d, z2.d }, p0/z, [x0, x1, lsl #3] ; CHECK-NEXT: ret %addr2 = getelementptr double, double * %addr, i64 %a %res = call @llvm.aarch64.sve.ld3.nxv6f64.nxv2i1.p0f64( %Pg, double *%addr2) ret %res } ; ld4b define @ld4.nxv64i8( %Pg, i8 *%addr, i64 %a) { ; CHECK-LABEL: ld4.nxv64i8: ; CHECK: ld4b { z0.b, z1.b, z2.b, z3.b }, p0/z, [x0, x1] ; CHECK-NEXT: ret %addr2 = getelementptr i8, i8 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld4.nxv64i8.nxv16i1.p0i8( %Pg, i8 *%addr2) ret %res } ; ld4h define @ld4.nxv32i16( %Pg, i16 *%addr, i64 %a) { ; CHECK-LABEL: ld4.nxv32i16: ; CHECK: ld4h { z0.h, z1.h, z2.h, z3.h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: ret %addr2 = getelementptr i16, i16 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld4.nxv32i16.nxv8i1.p0i16( %Pg, i16 *%addr2) ret %res } define @ld4.nxv32f16( %Pg, half *%addr, i64 %a) { ; CHECK-LABEL: ld4.nxv32f16: ; CHECK: ld4h { z0.h, z1.h, z2.h, z3.h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: ret %addr2 = getelementptr half, half * %addr, i64 %a %res = call @llvm.aarch64.sve.ld4.nxv32f16.nxv8i1.p0f16( %Pg, half *%addr2) ret %res } define @ld4.nxv32bf16( %Pg, bfloat *%addr, i64 %a) #0 { ; CHECK-LABEL: ld4.nxv32bf16: ; CHECK: ld4h { z0.h, z1.h, z2.h, z3.h }, p0/z, [x0, x1, lsl #1] ; CHECK-NEXT: ret %addr2 = getelementptr bfloat, bfloat * %addr, i64 %a %res = call @llvm.aarch64.sve.ld4.nxv32bf16.nxv8i1.p0bf16( %Pg, bfloat *%addr2) ret %res } ; ld4w define @ld4.nxv16i32( %Pg, i32 *%addr, i64 %a) { ; CHECK-LABEL: ld4.nxv16i32: ; CHECK: ld4w { z0.s, z1.s, z2.s, z3.s }, p0/z, [x0, x1, lsl #2] ; CHECK-NEXT: ret %addr2 = getelementptr i32, i32 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld4.nxv16i32.nxv4i1.p0i32( %Pg, i32 *%addr2) ret %res } define @ld4.nxv16f32( %Pg, float *%addr, i64 %a) { ; CHECK-LABEL: ld4.nxv16f32: ; CHECK: ld4w { z0.s, z1.s, z2.s, z3.s }, p0/z, [x0, x1, lsl #2] ; CHECK-NEXT: ret %addr2 = getelementptr float, float * %addr, i64 %a %res = call @llvm.aarch64.sve.ld4.nxv16f32.nxv4i1.p0f32( %Pg, float *%addr2) ret %res } ; ld4d define @ld4.nxv8i64( %Pg, i64 *%addr, i64 %a) { ; CHECK-LABEL: ld4.nxv8i64: ; CHECK: ld4d { z0.d, z1.d, z2.d, z3.d }, p0/z, [x0, x1, lsl #3] ; CHECK-NEXT: ret %addr2 = getelementptr i64, i64 * %addr, i64 %a %res = call @llvm.aarch64.sve.ld4.nxv8i64.nxv2i1.p0i64( %Pg, i64 *%addr2) ret %res } define @ld4.nxv8f64( %Pg, double *%addr, i64 %a) { ; CHECK-LABEL: ld4.nxv8f64: ; CHECK: ld4d { z0.d, z1.d, z2.d, z3.d }, p0/z, [x0, x1, lsl #3] ; CHECK-NEXT: ret %addr2 = getelementptr double, double * %addr, i64 %a %res = call @llvm.aarch64.sve.ld4.nxv8f64.nxv2i1.p0f64( %Pg, double *%addr2) ret %res } declare @llvm.aarch64.sve.ld2.nxv32i8.nxv16i1.p0i8(, i8*) declare @llvm.aarch64.sve.ld2.nxv16i16.nxv8i1.p0i16(, i16*) declare @llvm.aarch64.sve.ld2.nxv8i32.nxv4i1.p0i32(, i32*) declare @llvm.aarch64.sve.ld2.nxv4i64.nxv2i1.p0i64(, i64*) declare @llvm.aarch64.sve.ld2.nxv16f16.nxv8i1.p0f16(, half*) declare @llvm.aarch64.sve.ld2.nxv16bf16.nxv8i1.p0bf16(, bfloat*) declare @llvm.aarch64.sve.ld2.nxv8f32.nxv4i1.p0f32(, float*) declare @llvm.aarch64.sve.ld2.nxv4f64.nxv2i1.p0f64(, double*) declare @llvm.aarch64.sve.ld3.nxv48i8.nxv16i1.p0i8(, i8*) declare @llvm.aarch64.sve.ld3.nxv24i16.nxv8i1.p0i16(, i16*) declare @llvm.aarch64.sve.ld3.nxv12i32.nxv4i1.p0i32(, i32*) declare @llvm.aarch64.sve.ld3.nxv6i64.nxv2i1.p0i64(, i64*) declare @llvm.aarch64.sve.ld3.nxv24f16.nxv8i1.p0f16(, half*) declare @llvm.aarch64.sve.ld3.nxv24bf16.nxv8i1.p0bf16(, bfloat*) declare @llvm.aarch64.sve.ld3.nxv12f32.nxv4i1.p0f32(, float*) declare @llvm.aarch64.sve.ld3.nxv6f64.nxv2i1.p0f64(, double*) declare @llvm.aarch64.sve.ld4.nxv64i8.nxv16i1.p0i8(, i8*) declare @llvm.aarch64.sve.ld4.nxv32i16.nxv8i1.p0i16(, i16*) declare @llvm.aarch64.sve.ld4.nxv16i32.nxv4i1.p0i32(, i32*) declare @llvm.aarch64.sve.ld4.nxv8i64.nxv2i1.p0i64(, i64*) declare @llvm.aarch64.sve.ld4.nxv32f16.nxv8i1.p0f16(, half*) declare @llvm.aarch64.sve.ld4.nxv32bf16.nxv8i1.p0bf16(, bfloat*) declare @llvm.aarch64.sve.ld4.nxv16f32.nxv4i1.p0f32(, float*) declare @llvm.aarch64.sve.ld4.nxv8f64.nxv2i1.p0f64(, double*) ; +bf16 is required for the bfloat version. attributes #0 = { "target-features"="+sve,+bf16" }