/* * Copyright © 2009 Corbin Simpson * All Rights Reserved. * * Permission is hereby granted, free of charge, to any person obtaining * a copy of this software and associated documentation files (the * "Software"), to deal in the Software without restriction, including * without limitation the rights to use, copy, modify, merge, publish, * distribute, sub license, and/or sell copies of the Software, and to * permit persons to whom the Software is furnished to do so, subject to * the following conditions: * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE * USE OR OTHER DEALINGS IN THE SOFTWARE. * * The above copyright notice and this permission notice (including the * next paragraph) shall be included in all copies or substantial portions * of the Software. */ #ifndef RADEON_DRM_WINSYS_H #define RADEON_DRM_WINSYS_H #include "gallium/drivers/radeon/radeon_winsys.h" #include "pipebuffer/pb_cache.h" #include "pipebuffer/pb_slab.h" #include "util/u_queue.h" #include "util/list.h" #include struct radeon_drm_cs; enum radeon_generation { DRV_R300, DRV_R600, DRV_SI }; #define RADEON_SLAB_MIN_SIZE_LOG2 9 #define RADEON_SLAB_MAX_SIZE_LOG2 14 struct radeon_vm_heap { mtx_t mutex; uint64_t start; uint64_t end; struct list_head holes; }; struct radeon_drm_winsys { struct radeon_winsys base; struct pipe_reference reference; struct pb_cache bo_cache; struct pb_slabs bo_slabs; int fd; /* DRM file descriptor */ int num_cs; /* The number of command streams created. */ uint64_t allocated_vram; uint64_t allocated_gtt; uint64_t mapped_vram; uint64_t mapped_gtt; uint64_t buffer_wait_time; /* time spent in buffer_wait in ns */ uint64_t num_gfx_IBs; uint64_t num_sdma_IBs; uint64_t num_mapped_buffers; uint32_t next_bo_hash; enum radeon_generation gen; struct radeon_info info; uint32_t va_start; uint32_t va_unmap_working; uint32_t accel_working2; /* List of buffer GEM names. Protected by bo_handles_mutex. */ struct hash_table *bo_names; /* List of buffer handles. Protected by bo_handles_mutex. */ struct hash_table *bo_handles; /* List of buffer virtual memory ranges. Protected by bo_handles_mutex. */ struct hash_table_u64 *bo_vas; mtx_t bo_handles_mutex; mtx_t bo_fence_lock; struct radeon_vm_heap vm32; struct radeon_vm_heap vm64; bool check_vm; struct radeon_surface_manager *surf_man; uint32_t num_cpus; /* Number of CPUs. */ struct radeon_drm_cs *hyperz_owner; mtx_t hyperz_owner_mutex; struct radeon_drm_cs *cmask_owner; mtx_t cmask_owner_mutex; /* multithreaded command submission */ struct util_queue cs_queue; }; static inline struct radeon_drm_winsys *radeon_drm_winsys(struct radeon_winsys *base) { return (struct radeon_drm_winsys*)base; } uint32_t radeon_drm_get_gpu_reset_counter(struct radeon_drm_winsys *ws); void radeon_surface_init_functions(struct radeon_drm_winsys *ws); #endif