Home
last modified time | relevance | path

Searched defs:TRI (Results 1 – 25 of 886) sorted by relevance

12345678910>>...36

/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DSIMachineFunctionInfo.cpp188 const SIRegisterInfo &TRI) { in addPrivateSegmentBuffer()
196 unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) { in addDispatchPtr()
203 unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) { in addQueuePtr()
210 unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) { in addKernargSegmentPtr()
218 unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) { in addDispatchID()
225 unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) { in addFlatScratchInit()
232 unsigned SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) { in addImplicitBufferPtr()
269 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in allocateSGPRSpillToVGPR() local
347 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in allocateVGPRSpillToAGPR() local
418 const TargetRegisterInfo &TRI) { in regToString()
[all …]
DSIFrameLowering.cpp191 const SIRegisterInfo* TRI = &TII->getRegisterInfo(); in emitFlatScratchInit() local
272 const SIRegisterInfo *TRI, in getReservedPrivateSegmentBufferReg()
320 const GCNSubtarget &ST, const SIInstrInfo *TII, const SIRegisterInfo *TRI, in getReservedPrivateSegmentWaveByteOffsetReg()
406 const SIRegisterInfo *TRI = &TII->getRegisterInfo(); in emitEntryFunctionPrologue() local
539 const SIRegisterInfo *TRI = &TII->getRegisterInfo(); in emitEntryFunctionScratchSetup() local
688 const SIRegisterInfo &TRI = TII->getRegisterInfo(); in emitPrologue() local
875 const SIRegisterInfo &TRI = TII->getRegisterInfo(); in emitEpilogue() local
951 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in processFunctionBeforeFrameFinalized() local
989 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in determineCalleeSaves() local
1063 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in determineCalleeSavesSGPR() local
[all …]
/external/llvm-project/llvm/lib/Target/AMDGPU/
DSIMachineFunctionInfo.cpp205 const SIRegisterInfo &TRI) { in addPrivateSegmentBuffer()
213 Register SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) { in addDispatchPtr()
220 Register SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) { in addQueuePtr()
227 Register SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) { in addKernargSegmentPtr()
235 Register SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) { in addDispatchID()
242 Register SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) { in addFlatScratchInit()
249 Register SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) { in addImplicitBufferPtr()
287 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in allocateSGPRSpillToVGPR() local
354 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in reserveVGPRforSGPRSpills() local
393 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in allocateVGPRSpillToAGPR() local
[all …]
DSIFrameLowering.cpp80 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in getVGPRSpillLaneOrTempRegister() local
304 const SIRegisterInfo *TRI = &TII->getRegisterInfo(); in buildGitPtr() local
330 const SIRegisterInfo *TRI = &TII->getRegisterInfo(); in emitEntryFunctionFlatScratchInit() local
479 const SIRegisterInfo *TRI = &TII->getRegisterInfo(); in getEntryFunctionReservedScratchRsrcReg() local
548 const SIRegisterInfo *TRI = &TII->getRegisterInfo(); in emitEntryFunctionPrologue() local
661 const SIRegisterInfo *TRI = &TII->getRegisterInfo(); in emitEntryFunctionScratchRsrcRegSetup() local
806 const SIRegisterInfo &TRI = TII->getRegisterInfo(); in buildScratchExecCopy() local
852 const SIRegisterInfo &TRI = TII->getRegisterInfo(); in emitPrologue() local
1092 const SIRegisterInfo &TRI = TII->getRegisterInfo(); in emitEpilogue() local
1246 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in processFunctionBeforeFrameFinalized() local
[all …]
/external/llvm/lib/Target/AMDGPU/
DSIMachineFunctionInfo.cpp149 const SIRegisterInfo &TRI) { in addPrivateSegmentBuffer()
156 unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) { in addDispatchPtr()
163 unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) { in addQueuePtr()
170 unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) { in addKernargSegmentPtr()
177 unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) { in addFlatScratchInit()
192 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in getSpilledReg() local
DSIFixSGPRCopies.cpp115 static bool hasVGPROperands(const MachineInstr &MI, const SIRegisterInfo *TRI) { in hasVGPROperands()
130 const SIRegisterInfo &TRI, in getCopyRegClasses()
153 const SIRegisterInfo &TRI) { in isVGPRToSGPRCopy()
159 const SIRegisterInfo &TRI) { in isSGPRToVGPRCopy()
177 const SIRegisterInfo *TRI, in foldVGPRCopyIntoRegSequence()
242 const SIRegisterInfo *TRI = ST.getRegisterInfo(); in runOnMachineFunction() local
DSIShrinkInstructions.cpp69 static bool isVGPR(const MachineOperand *MO, const SIRegisterInfo &TRI, in isVGPR()
81 const SIRegisterInfo &TRI, in canShrink()
137 const SIRegisterInfo &TRI = TII->getRegisterInfo(); in foldImmediates() local
204 const SIRegisterInfo &TRI = TII->getRegisterInfo(); in runOnMachineFunction() local
/external/llvm-project/llvm/include/llvm/CodeGen/
DLiveRegUnits.h31 const TargetRegisterInfo *TRI = nullptr; variable
39 LiveRegUnits(const TargetRegisterInfo &TRI) { in LiveRegUnits()
50 const TargetRegisterInfo *TRI) { in accumulateUsedDefed()
74 void init(const TargetRegisterInfo &TRI) { in init()
DLivePhysRegs.h49 const TargetRegisterInfo *TRI = nullptr; variable
58 LivePhysRegs(const TargetRegisterInfo &TRI) : TRI(&TRI) { in LivePhysRegs()
66 void init(const TargetRegisterInfo &TRI) { in init()
/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/
DLiveRegUnits.h31 const TargetRegisterInfo *TRI = nullptr; variable
39 LiveRegUnits(const TargetRegisterInfo &TRI) { in LiveRegUnits()
50 const TargetRegisterInfo *TRI) { in accumulateUsedDefed()
74 void init(const TargetRegisterInfo &TRI) { in init()
DLivePhysRegs.h49 const TargetRegisterInfo *TRI = nullptr; variable
58 LivePhysRegs(const TargetRegisterInfo &TRI) : TRI(&TRI) { in LivePhysRegs()
66 void init(const TargetRegisterInfo &TRI) { in init()
/external/llvm-project/llvm/lib/Target/XCore/
DXCoreMachineFunctionInfo.cpp39 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); in createLRSpillSlot() local
57 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); in createFPSpillSlot() local
70 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); in createEHSpillSlot() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/XCore/
DXCoreMachineFunctionInfo.cpp39 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); in createLRSpillSlot() local
57 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); in createFPSpillSlot() local
70 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); in createEHSpillSlot() local
/external/llvm/include/llvm/CodeGen/
DLivePhysRegs.h44 const TargetRegisterInfo *TRI; variable
54 LivePhysRegs(const TargetRegisterInfo *TRI) : TRI(TRI) { in LivePhysRegs()
60 void init(const TargetRegisterInfo *TRI) { in init()
/external/llvm-project/llvm/lib/Target/Mips/
DMipsFrameLowering.cpp95 const TargetRegisterInfo *TRI = STI.getRegisterInfo(); in hasFP() local
104 const TargetRegisterInfo *TRI = STI.getRegisterInfo(); in hasBP() local
116 const TargetRegisterInfo &TRI = *STI.getRegisterInfo(); in estimateStackSize() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/
DMipsFrameLowering.cpp95 const TargetRegisterInfo *TRI = STI.getRegisterInfo(); in hasFP() local
104 const TargetRegisterInfo *TRI = STI.getRegisterInfo(); in hasBP() local
116 const TargetRegisterInfo &TRI = *STI.getRegisterInfo(); in estimateStackSize() local
DMipsMachineFunction.cpp151 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); in createEhDataRegsFI() local
169 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); in createISRRegFI() local
193 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); in getMoveF64ViaSpillFI() local
/external/llvm/lib/Target/Mips/
DMipsFrameLowering.cpp96 const TargetRegisterInfo *TRI = STI.getRegisterInfo(); in hasFP() local
105 const TargetRegisterInfo *TRI = STI.getRegisterInfo(); in hasBP() local
112 const TargetRegisterInfo &TRI = *STI.getRegisterInfo(); in estimateStackSize() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/
DMachineCopyPropagation.cpp100 const TargetRegisterInfo &TRI) { in markRegsUnavailable()
112 void invalidateRegister(unsigned Reg, const TargetRegisterInfo &TRI) { in invalidateRegister()
134 void clobberRegister(unsigned Reg, const TargetRegisterInfo &TRI) { in clobberRegister()
152 void trackCopy(MachineInstr *MI, const TargetRegisterInfo &TRI) { in trackCopy()
176 MachineInstr *findCopyForUnit(unsigned RegUnit, const TargetRegisterInfo &TRI, in findCopyForUnit()
187 const TargetRegisterInfo &TRI) { in findCopyDefViaUnit()
198 const TargetRegisterInfo &TRI) { in findAvailBackwardCopy()
219 const TargetRegisterInfo &TRI) { in findAvailCopy()
249 const TargetRegisterInfo *TRI; member in __anonb63fe70c0111::MachineCopyPropagation
334 unsigned Def, const TargetRegisterInfo *TRI) { in isNopCopy()
DTargetRegisterInfo.cpp89 Printable printReg(Register Reg, const TargetRegisterInfo *TRI, in printReg()
120 Printable printRegUnit(unsigned Unit, const TargetRegisterInfo *TRI) { in printRegUnit()
143 Printable printVRegOrUnit(unsigned Unit, const TargetRegisterInfo *TRI) { in printVRegOrUnit()
154 const TargetRegisterInfo *TRI) { in printRegClassOrBank()
241 const TargetRegisterInfo *TRI) { in firstCommonClass()
342 static bool shareSameRegisterFile(const TargetRegisterInfo &TRI, in shareSameRegisterFile()
520 const TargetRegisterInfo *TRI) { in dumpReg()
/external/llvm-project/llvm/lib/CodeGen/
DMachineCopyPropagation.cpp101 const TargetRegisterInfo &TRI) { in markRegsUnavailable()
113 void invalidateRegister(MCRegister Reg, const TargetRegisterInfo &TRI) { in invalidateRegister()
136 void clobberRegister(MCRegister Reg, const TargetRegisterInfo &TRI) { in clobberRegister()
154 void trackCopy(MachineInstr *MI, const TargetRegisterInfo &TRI) { in trackCopy()
179 const TargetRegisterInfo &TRI, in findCopyForUnit()
190 const TargetRegisterInfo &TRI) { in findCopyDefViaUnit()
201 const TargetRegisterInfo &TRI) { in findAvailBackwardCopy()
222 const TargetRegisterInfo &TRI) { in findAvailCopy()
252 const TargetRegisterInfo *TRI; member in __anon03c5f2f80111::MachineCopyPropagation
337 MCRegister Def, const TargetRegisterInfo *TRI) { in isNopCopy()
DTargetRegisterInfo.cpp109 Printable printReg(Register Reg, const TargetRegisterInfo *TRI, in printReg()
140 Printable printRegUnit(unsigned Unit, const TargetRegisterInfo *TRI) { in printRegUnit()
163 Printable printVRegOrUnit(unsigned Unit, const TargetRegisterInfo *TRI) { in printVRegOrUnit()
174 const TargetRegisterInfo *TRI) { in printRegClassOrBank()
261 const TargetRegisterInfo *TRI) { in firstCommonClass()
362 static bool shareSameRegisterFile(const TargetRegisterInfo &TRI, in shareSameRegisterFile()
538 const TargetRegisterInfo *TRI) { in dumpReg()
DMachineRegisterInfo.cpp383 const TargetRegisterInfo *TRI = getTargetRegisterInfo(); in replaceRegWith() local
471 const TargetRegisterInfo &TRI, in EmitLiveInCopies()
522 const TargetRegisterInfo *TRI = getTargetRegisterInfo(); in isConstantPhysReg() local
537 const TargetRegisterInfo *TRI = getTargetRegisterInfo(); in isCallerPreservedOrConstPhysReg() local
590 const TargetRegisterInfo *TRI = getTargetRegisterInfo(); in isPhysRegModified() local
604 const TargetRegisterInfo *TRI = getTargetRegisterInfo(); in isPhysRegUsed() local
615 const TargetRegisterInfo *TRI = getTargetRegisterInfo(); in disableCalleeSavedRegister() local
658 const TargetRegisterInfo *TRI = getTargetRegisterInfo(); in isReservedRegUnit() local
/external/llvm/lib/CodeGen/
DMIRPrinter.cpp150 const TargetRegisterInfo *TRI) { in printReg()
163 const TargetRegisterInfo *TRI) { in printReg()
205 const TargetRegisterInfo *TRI) { in convert()
286 const TargetRegisterInfo *TRI) { in convertStackObjects()
427 const auto *TRI = MF.getSubtarget().getRegisterInfo(); in initRegisterMaskIds() local
485 const auto *TRI = MBB.getParent()->getSubtarget().getRegisterInfo(); in print() local
544 const auto *TRI = SubTarget.getRegisterInfo(); in print() local
750 void MIPrinter::print(const MachineOperand &Op, const TargetRegisterInfo *TRI, in print()
946 const TargetRegisterInfo *TRI) { in printCFIRegister()
956 const TargetRegisterInfo *TRI) { in print()
DTargetRegisterInfo.cpp45 Printable PrintReg(unsigned Reg, const TargetRegisterInfo *TRI, in PrintReg()
67 Printable PrintRegUnit(unsigned Unit, const TargetRegisterInfo *TRI) { in PrintRegUnit()
90 Printable PrintVRegOrUnit(unsigned Unit, const TargetRegisterInfo *TRI) { in PrintVRegOrUnit()
180 const TargetRegisterInfo *TRI, in firstCommonClass()
289 static bool shareSameRegisterFile(const TargetRegisterInfo &TRI, in shareSameRegisterFile()
396 const TargetRegisterInfo *TRI) { in dumpReg()

12345678910>>...36