Home
last modified time | relevance | path

Searched refs:ipsr (Results 1 – 15 of 15) sorted by relevance

/external/pigweed/pw_interrupt_cortex_m/public/pw_interrupt_cortex_m/
Dcontext_inline.h27 uint32_t ipsr; in InInterruptContext() local
28 asm volatile("MRS %0, ipsr" : "=r"(ipsr)); in InInterruptContext()
29 return ipsr != 0; in InInterruptContext()
/external/llvm/test/MC/ARM/
Dthumb2-mclass.s17 mrs r0, ipsr
29 @ CHECK: mrs r0, ipsr @ encoding: [0xef,0xf3,0x05,0x80]
49 msr ipsr, r0
73 @ CHECK: msr ipsr, r0 @ encoding: [0x80,0xf3,0x05,0x88]
/external/llvm-project/llvm/test/MC/ARM/
Dthumb2-mclass.s17 mrs r0, ipsr
29 @ CHECK: mrs r0, ipsr @ encoding: [0xef,0xf3,0x05,0x80]
49 msr ipsr, r0
73 @ CHECK: msr ipsr, r0 @ encoding: [0x80,0xf3,0x05,0x88]
/external/capstone/suite/MC/ARM/
Dthumb2-mclass.s.cs6 0xef,0xf3,0x05,0x80 = mrs r0, ipsr
32 0x80,0xf3,0x05,0x88 = msr ipsr, r0
/external/llvm-project/llvm/test/MC/Disassembler/ARM/
Dthumb-MSR-MClass.txt11 # CHECK: mrs r0, ipsr
74 # CHECK: msr ipsr, r0
/external/llvm/test/MC/Disassembler/ARM/
Dthumb-MSR-MClass.txt11 # CHECK: mrs r0, ipsr
74 # CHECK: msr ipsr, r0
/external/llvm/test/CodeGen/ARM/
Dspecial-reg-mcore.ll15 ; MCORE: mrs r1, ipsr
75 ; MCORE: msr ipsr, r0
134 !16 = !{!"ipsr"}
Dspecial-reg-v8m-base.ll13 ; CHECK: mrs r1, ipsr
77 ; CHECK: msr ipsr, r0
128 !16 = !{!"ipsr"}
Dspecial-reg-v8m-main.ll13 ; MAINLINE: mrs r1, ipsr
109 ; MAINLINE: msr ipsr, r0
192 !16 = !{!"ipsr"}
/external/llvm-project/llvm/test/CodeGen/ARM/
Dspecial-reg-v8m-base.ll13 ; CHECK: mrs r1, ipsr
77 ; CHECK: msr ipsr, r0
128 !16 = !{!"ipsr"}
Dspecial-reg-mcore.ll15 ; MCORE: mrs r1, ipsr @ encoding: [0xef,0xf3,0x05,0x81]
75 ; MCORE: msr ipsr, r0 @ encoding: [0x80,0xf3,0x05,0x88]
134 !16 = !{!"ipsr"}
Dspecial-reg-v8m-main.ll13 ; MAINLINE: mrs r1, ipsr
106 ; MAINLINE: msr ipsr, r0
187 !16 = !{!"ipsr"}
/external/swiftshader/third_party/llvm-10.0/configs/common/lib/Target/ARM/
DARMGenSystemRegister.inc57 ipsr = 2053,
270 { "ipsr", 0x805, 0x105, 0x805, {} }, // 16
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/
DARMSystemRegister.td66 def : MClassSysReg<0, 0, 1, 0x805, "ipsr">;
/external/llvm-project/llvm/lib/Target/ARM/
DARMSystemRegister.td66 def : MClassSysReg<0, 0, 1, 0x805, "ipsr">;