Home
last modified time | relevance | path

Searched refs:stllr (Results 1 – 14 of 14) sorted by relevance

/external/llvm/test/MC/AArch64/
Darmv8.1a-lor.s18 stllr w0,[x1]
19 stllr x0,[x1]
40 stllr w0,[w1]
/external/llvm-project/llvm/test/MC/AArch64/
Darmv8.1a-lor.s18 stllr w0,[x1]
19 stllr x0,[x1]
40 stllr w0,[w1]
/external/llvm/test/MC/Disassembler/AArch64/
Darmv8.1a-lor.txt17 # CHECK: stllr w0, [x1]
18 # CHECK: stllr x0, [x1]
/external/llvm-project/llvm/test/MC/Disassembler/AArch64/
Darmv8.1a-lor.txt17 # CHECK: stllr w0, [x1]
18 # CHECK: stllr x0, [x1]
/external/vixl/test/aarch64/
Dtest-disasm-aarch64.cc1639 COMPARE(stllr(w19, MemOperand(x20)), "stllr w19, [x20]"); in TEST()
1640 COMPARE(stllr(w21, MemOperand(sp)), "stllr w21, [sp]"); in TEST()
1641 COMPARE(stllr(x22, MemOperand(x23)), "stllr x22, [x23]"); in TEST()
1642 COMPARE(stllr(x24, MemOperand(sp)), "stllr x24, [sp]"); in TEST()
Dtest-cpu-features-aarch64.cc3523 TEST_LOREGIONS(stllr_0, stllr(w0, MemOperand(x1, 0)))
3524 TEST_LOREGIONS(stllr_1, stllr(x0, MemOperand(x1, 0)))
/external/vixl/src/aarch64/
Dassembler-aarch64.h1375 void stllr(const Register& rt, const MemOperand& dst);
Dassembler-aarch64.cc1612 void Assembler::stllr(const Register& rt, const MemOperand& dst) { in stllr() function in vixl::aarch64::Assembler
Dmacro-assembler-aarch64.h2394 stllr(rt, dst); in Stllr()
/external/llvm/lib/Target/AArch64/
DAArch64InstrInfo.td2483 def STLLRW : StoreRelease <0b10, 1, 0, 0, 0, GPR32, "stllr">;
2484 def STLLRX : StoreRelease <0b11, 1, 0, 0, 0, GPR64, "stllr">;
/external/vixl/doc/aarch64/
Dsupported-instructions-aarch64.md2516 void stllr(const Register& rt, const MemOperand& dst)
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/
DAArch64InstrInfo.td3292 def STLLRW : StoreRelease <0b10, 1, 0, 0, 0, GPR32, "stllr">;
3293 def STLLRX : StoreRelease <0b11, 1, 0, 0, 0, GPR64, "stllr">;
/external/llvm-project/llvm/lib/Target/AArch64/
DAArch64InstrInfo.td3498 def STLLRW : StoreRelease <0b10, 1, 0, 0, 0, GPR32, "stllr">;
3499 def STLLRX : StoreRelease <0b11, 1, 0, 0, 0, GPR64, "stllr">;
/external/swiftshader/third_party/llvm-10.0/configs/common/lib/Target/AArch64/
DAArch64GenAsmMatcher.inc12585 "eorh\006steorl\007steorlb\007steorlh\003stg\004stgm\004stgp\005stllr\006"
18744 …{ 5478 /* stllr */, AArch64::STLLRW, Convert__Reg1_0__GPR64sp01_2, AMFBS_HasLOR, { MCK_GPR32, MCK_…
18745 …{ 5478 /* stllr */, AArch64::STLLRX, Convert__Reg1_0__GPR64sp01_2, AMFBS_HasLOR, { MCK_GPR64, MCK_…
26117 …{ 5478 /* stllr */, AArch64::STLLRW, Convert__Reg1_0__GPR64sp01_2, AMFBS_HasLOR, { MCK_GPR32, MCK_…
26118 …{ 5478 /* stllr */, AArch64::STLLRX, Convert__Reg1_0__GPR64sp01_2, AMFBS_HasLOR, { MCK_GPR64, MCK_…
38691 { 5478 /* stllr */, 4 /* 2 */, MCK_GPR64sp0, AMFBS_HasLOR },
38692 { 5478 /* stllr */, 4 /* 2 */, MCK_GPR64sp0, AMFBS_HasLOR },
38693 { 5478 /* stllr */, 4 /* 2 */, MCK_GPR64sp0, AMFBS_HasLOR },
38694 { 5478 /* stllr */, 4 /* 2 */, MCK_GPR64sp0, AMFBS_HasLOR },