Home
last modified time | relevance | path

Searched refs:getRegClassName (Results 1 – 25 of 88) sorted by relevance

1234

/external/llvm/lib/Target/AMDGPU/Disassembler/
DAMDGPUDisassembler.cpp163 const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { in getRegClassName() function in AMDGPUDisassembler
165 getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); in getRegClassName()
188 return errOperand(Val, Twine(getRegClassName(RegClassID)) + in createRegOperand()
224 *CommentStream << "Warning: " << getRegClassName(SRegClassID) in createSRegOperand()
DAMDGPUDisassembler.h44 const char* getRegClassName(unsigned RegClassID) const;
/external/llvm/lib/CodeGen/
DLiveStackAnalysis.cpp84 OS << " [" << TRI->getRegClassName(RC) << "]\n"; in print()
DRegAllocBase.cpp103 << TRI->getRegClassName(MRI->getRegClass(VirtReg->reg)) in allocatePhysRegs()
DVirtRegMap.cpp125 << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n"; in print()
133 << "] " << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n"; in print()
DRegisterClassInfo.cpp143 dbgs() << "AllocationOrder(" << TRI->getRegClassName(RC) << ") = ["; in compute()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/
DLiveStacks.cpp84 OS << " [" << TRI->getRegClassName(RC) << "]\n"; in print()
DRegAllocBase.cpp107 << TRI->getRegClassName(MRI->getRegClass(VirtReg->reg)) in allocatePhysRegs()
DRegisterClassInfo.cpp156 dbgs() << "AllocationOrder(" << TRI->getRegClassName(RC) << ") = ["; in compute()
DVirtRegMap.cpp144 << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n"; in print()
152 << "] " << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n"; in print()
/external/llvm-project/llvm/lib/CodeGen/
DLiveStacks.cpp84 OS << " [" << TRI->getRegClassName(RC) << "]\n"; in print()
DRegAllocBase.cpp107 << TRI->getRegClassName(MRI->getRegClass(VirtReg->reg())) in allocatePhysRegs()
DRegisterClassInfo.cpp156 dbgs() << "AllocationOrder(" << TRI->getRegClassName(RC) << ") = ["; in compute()
DVirtRegMap.cpp144 << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n"; in print()
152 << "] " << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n"; in print()
/external/llvm/lib/CodeGen/GlobalISel/
DRegisterBank.cpp104 OS << TRI->getRegClassName(&RC); in print()
DRegisterBankInfo.cpp95 DEBUG(dbgs() << "Examine: " << TRI.getRegClassName(&CurRC) in addRegBankCoverage()
116 DEBUG(dbgs() << TRI.getRegClassName(TRI.getRegClass(SubRCId)) << ", "); in addRegBankCoverage()
152 DEBUG(dbgs() << TRI.getRegClassName(SubRC) << ", "); in addRegBankCoverage()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/GlobalISel/
DRegisterBank.cpp111 OS << TRI->getRegClassName(&RC); in print()
/external/llvm-project/llvm/lib/CodeGen/GlobalISel/
DRegisterBank.cpp111 OS << TRI->getRegClassName(&RC); in print()
/external/llvm/include/llvm/Target/
DTargetRegisterInfo.h655 const char *getRegClassName(const TargetRegisterClass *Class) const { in getRegClassName() function
656 return MCRegisterInfo::getRegClassName(Class->MC); in getRegClassName()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/Disassembler/
DAMDGPUDisassembler.h58 const char* getRegClassName(unsigned RegClassID) const;
DAMDGPUDisassembler.cpp593 const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const { in getRegClassName() function in AMDGPUDisassembler
595 getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]); in getRegClassName()
618 return errOperand(Val, Twine(getRegClassName(RegClassID)) + in createRegOperand()
656 *CommentStream << "Warning: " << getRegClassName(SRegClassID) in createSRegOperand()
/external/llvm-project/llvm/lib/Target/AMDGPU/Disassembler/
DAMDGPUDisassembler.h59 const char* getRegClassName(unsigned RegClassID) const;
/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/
DTargetRegisterInfo.h677 const char *getRegClassName(const TargetRegisterClass *Class) const { in getRegClassName() function
678 return MCRegisterInfo::getRegClassName(Class->MC); in getRegClassName()
/external/llvm-project/llvm/include/llvm/CodeGen/
DTargetRegisterInfo.h696 const char *getRegClassName(const TargetRegisterClass *Class) const { in getRegClassName() function
697 return MCRegisterInfo::getRegClassName(Class->MC); in getRegClassName()
/external/swiftshader/third_party/subzero/src/
DIceTargetLowering.cpp177 std::function<const char *(RegClass)> getRegClassName) { in filterTypeToRegisterSet() argument
210 RClass == getRegClassName(static_cast<RegClass>(TypeIndex))) { in filterTypeToRegisterSet()
247 Str << Indent << getRegClassName(static_cast<RegClass>(TypeIndex)) in filterTypeToRegisterSet()

1234