Home
last modified time | relevance | path

Searched refs:vdata (Results 1 – 25 of 155) sorted by relevance

1234567

/external/llvm-project/llvm/test/CodeGen/AMDGPU/
Dllvm.amdgcn.tbuffer.load.ll12 …%vdata = call <4 x i32> @llvm.amdgcn.tbuffer.load.v4i32(<4 x i32> %0, i32 0, i32 0, i32 0, i32…
16 %vdata.f = bitcast <4 x i32> %vdata to <4 x float>
19 …0 = insertvalue {<4 x float>, <4 x float>, <4 x float>, <4 x float>} undef, <4 x float> %vdata.f, 0
30 …%vdata = call <4 x i32> @llvm.amdgcn.tbuffer.load.v4i32(<4 x i32> %0, i32 0, i32 0, i32 0, i32 4…
31 %vdata.f = bitcast <4 x i32> %vdata to <4 x float>
32 ret <4 x float> %vdata.f
41 …%vdata = call <4 x i32> @llvm.amdgcn.tbuffer.load.v4i32(<4 x i32> %0, i32 0, i32 0, i32 61, i3…
44 %vdata.f = bitcast <4 x i32> %vdata to <4 x float>
47 %r0 = insertvalue {<4 x float>, <4 x float>, <4 x float>} undef, <4 x float> %vdata.f, 0
57 …%vdata = call <4 x i32> @llvm.amdgcn.tbuffer.load.v4i32(<4 x i32> %0, i32 %vindex, i32 0, i32 0,…
[all …]
Dllvm.amdgcn.struct.tbuffer.load.ll18 …%vdata = call <4 x i32> @llvm.amdgcn.struct.tbuffer.load.v4i32(<4 x i32> %0, i32 0, i32 0, i32…
22 %vdata.f = bitcast <4 x i32> %vdata to <4 x float>
25 …0 = insertvalue {<4 x float>, <4 x float>, <4 x float>, <4 x float>} undef, <4 x float> %vdata.f, 0
38 …%vdata = call <4 x i32> @llvm.amdgcn.struct.tbuffer.load.v4i32(<4 x i32> %0, i32 0, i32 42, i32 …
39 %vdata.f = bitcast <4 x i32> %vdata to <4 x float>
40 ret <4 x float> %vdata.f
53 …%vdata = call <4 x i32> @llvm.amdgcn.struct.tbuffer.load.v4i32(<4 x i32> %0, i32 0, i32 4095, …
56 %vdata.f = bitcast <4 x i32> %vdata to <4 x float>
59 %r0 = insertvalue {<4 x float>, <4 x float>, <4 x float>} undef, <4 x float> %vdata.f, 0
70 …%vdata = call <4 x i32> @llvm.amdgcn.struct.tbuffer.load.v4i32(<4 x i32> %0, i32 %vindex, i32 0,…
[all …]
Dllvm.amdgcn.raw.tbuffer.load.ll17 …%vdata = call <4 x i32> @llvm.amdgcn.raw.tbuffer.load.v4i32(<4 x i32> %0, i32 0, i32 0, i32 78…
21 %vdata.f = bitcast <4 x i32> %vdata to <4 x float>
24 …0 = insertvalue {<4 x float>, <4 x float>, <4 x float>, <4 x float>} undef, <4 x float> %vdata.f, 0
36 …%vdata = call <4 x i32> @llvm.amdgcn.raw.tbuffer.load.v4i32(<4 x i32> %0, i32 42, i32 0, i32 78,…
37 %vdata.f = bitcast <4 x i32> %vdata to <4 x float>
38 ret <4 x float> %vdata.f
50 …%vdata = call <4 x i32> @llvm.amdgcn.raw.tbuffer.load.v4i32(<4 x i32> %0, i32 4095, i32 61, i3…
53 %vdata.f = bitcast <4 x i32> %vdata to <4 x float>
56 %r0 = insertvalue {<4 x float>, <4 x float>, <4 x float>} undef, <4 x float> %vdata.f, 0
67 …%vdata = call <4 x i32> @llvm.amdgcn.raw.tbuffer.load.v4i32(<4 x i32> %0, i32 %voffs, i32 0, i32…
[all …]
Dllvm.amdgcn.tbuffer.load.dwordx3.ll9 …%vdata = call <3 x i32> @llvm.amdgcn.raw.tbuffer.load.v3i32(<4 x i32> %0, i32 42, i32 0, i32 78,…
10 %vdata.f = bitcast <3 x i32> %vdata to <3 x float>
11 ret <3 x float> %vdata.f
21 …%vdata = call <3 x i32> @llvm.amdgcn.struct.tbuffer.load.v3i32(<4 x i32> %0, i32 0, i32 42, i32 …
22 %vdata.f = bitcast <3 x i32> %vdata to <3 x float>
23 ret <3 x float> %vdata.f
32 …%vdata = call <3 x i32> @llvm.amdgcn.tbuffer.load.v3i32(<4 x i32> %0, i32 0, i32 0, i32 0, i32 4…
33 %vdata.f = bitcast <3 x i32> %vdata to <3 x float>
34 ret <3 x float> %vdata.f
Dimage_ls_mipmap_zero.ll64 define amdgpu_ps void @store_mip_1d(<8 x i32> inreg %rsrc, <4 x float> %vdata, i32 %s) {
66 …call void @llvm.amdgcn.image.store.mip.1d.v4f32.i32(<4 x float> %vdata, i32 15, i32 %s, i32 0, <8 …
73 define amdgpu_ps void @store_mip_2d(<8 x i32> inreg %rsrc, <4 x float> %vdata, i32 %s, i32 %t) {
75 …call void @llvm.amdgcn.image.store.mip.2d.v4f32.i32(<4 x float> %vdata, i32 15, i32 %s, i32 %t, i3…
82 define amdgpu_ps void @store_mip_3d(<8 x i32> inreg %rsrc, <4 x float> %vdata, i32 %s, i32 %t, i32 …
84 …call void @llvm.amdgcn.image.store.mip.3d.v4f32.i32(<4 x float> %vdata, i32 15, i32 %s, i32 %t, i3…
91 define amdgpu_ps void @store_mip_1darray(<8 x i32> inreg %rsrc, <4 x float> %vdata, i32 %s, i32 %t)…
93 …call void @llvm.amdgcn.image.store.mip.1darray.v4f32.i32(<4 x float> %vdata, i32 15, i32 %s, i32 %…
100 define amdgpu_ps void @store_mip_2darray(<8 x i32> inreg %rsrc, <4 x float> %vdata, i32 %s, i32 %t,…
102 …call void @llvm.amdgcn.image.store.mip.2darray.v4f32.i32(<4 x float> %vdata, i32 15, i32 %s, i32 %…
[all …]
Dllvm.amdgcn.tbuffer.store.ll32 define amdgpu_ps void @tbuffer_store_scalar_and_imm_offs(<4 x i32> inreg, <4 x float> %vdata, i32 i…
34 %in1 = bitcast <4 x float> %vdata to <4 x i32>
41 define amdgpu_ps void @buffer_store_idx(<4 x i32> inreg, <4 x float> %vdata, i32 %vindex) {
43 %in1 = bitcast <4 x float> %vdata to <4 x i32>
50 define amdgpu_ps void @buffer_store_ofs(<4 x i32> inreg, <4 x float> %vdata, i32 %voffset) {
52 %in1 = bitcast <4 x float> %vdata to <4 x i32>
59 define amdgpu_ps void @buffer_store_both(<4 x i32> inreg, <4 x float> %vdata, i32 %vindex, i32 %vof…
61 %in1 = bitcast <4 x float> %vdata to <4 x i32>
74 define amdgpu_ps void @buffer_store_wait(<4 x i32> inreg, <4 x float> %vdata, i32 %vindex.1, i32 %v…
76 %in1 = bitcast <4 x float> %vdata to <4 x i32>
Dllvm.amdgcn.struct.tbuffer.store.ll42 define amdgpu_ps void @tbuffer_store_scalar_and_imm_offs(<4 x i32> inreg, <4 x float> %vdata, i32 i…
44 %in1 = bitcast <4 x float> %vdata to <4 x i32>
52 define amdgpu_ps void @buffer_store_idx(<4 x i32> inreg, <4 x float> %vdata, i32 %vindex) {
54 %in1 = bitcast <4 x float> %vdata to <4 x i32>
62 define amdgpu_ps void @buffer_store_ofs(<4 x i32> inreg, <4 x float> %vdata, i32 %voffset) {
64 %in1 = bitcast <4 x float> %vdata to <4 x i32>
72 define amdgpu_ps void @buffer_store_both(<4 x i32> inreg, <4 x float> %vdata, i32 %vindex, i32 %vof…
74 %in1 = bitcast <4 x float> %vdata to <4 x i32>
89 define amdgpu_ps void @buffer_store_wait(<4 x i32> inreg, <4 x float> %vdata, i32 %vindex.1, i32 %v…
91 %in1 = bitcast <4 x float> %vdata to <4 x i32>
Dllvm.amdgcn.image.a16.dim.ll284 define amdgpu_ps void @store_1d(<8 x i32> inreg %rsrc, <4 x float> %vdata, <2 x i16> %coords) {
296 …call void @llvm.amdgcn.image.store.1d.v4f32.i16(<4 x float> %vdata, i32 15, i16 %s, <8 x i32> %rsr…
300 define amdgpu_ps void @store_2d(<8 x i32> inreg %rsrc, <4 x float> %vdata, <2 x i16> %coords) {
313 …call void @llvm.amdgcn.image.store.2d.v4f32.i16(<4 x float> %vdata, i32 15, i16 %s, i16 %t, <8 x i…
317 define amdgpu_ps void @store_3d(<8 x i32> inreg %rsrc, <4 x float> %vdata, <2 x i16> %coords_lo, <2…
331 …call void @llvm.amdgcn.image.store.3d.v4f32.i16(<4 x float> %vdata, i32 15, i16 %s, i16 %t, i16 %r…
335 define amdgpu_ps void @store_cube(<8 x i32> inreg %rsrc, <4 x float> %vdata, <2 x i16> %coords_lo, …
349 …call void @llvm.amdgcn.image.store.cube.v4f32.i16(<4 x float> %vdata, i32 15, i16 %s, i16 %t, i16 …
353 define amdgpu_ps void @store_1darray(<8 x i32> inreg %rsrc, <4 x float> %vdata, <2 x i16> %coords) {
366 …call void @llvm.amdgcn.image.store.1darray.v4f32.i16(<4 x float> %vdata, i32 15, i16 %s, i16 %slic…
[all …]
/external/arm-optimized-routines/string/aarch64/
Dstrrchr-mte.S30 #define vdata v1 macro
55 ld1 {vdata.16b}, [src], 16
56 cmeq vhas_nul.16b, vdata.16b, 0
57 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
73 ld1 {vdata.16b}, [src], 16
74 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
75 cmhs vhas_nul.16b, vhas_chr.16b, vdata.16b
80 cmeq vhas_nul.16b, vdata.16b, 0
103 ld1 {vdata.16b}, [src], 16
104 cmeq vhas_nul.16b, vdata.16b, 0
[all …]
Dstrchrnul-mte.S26 #define vdata v1 macro
47 ld1 {vdata.16b}, [src]
50 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
51 cmhs vhas_chr.16b, vhas_chr.16b, vdata.16b
67 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
68 cmhs vhas_chr.16b, vhas_chr.16b, vdata.16b
Dstrchr-mte.S26 #define vdata v1 macro
49 ld1 {vdata.16b}, [src]
52 cmeq vhas_nul.16b, vdata.16b, 0
53 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
78 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
79 cmhs vhas_nul.16b, vhas_chr.16b, vdata.16b
Dstrnlen.S28 #define vdata v0 macro
50 ld1 {vdata.16b}, [src], 16
52 cmeq vhas_chr.16b, vdata.16b, 0
79 cmeq vhas_chr.16b, vdata.16b, 0
86 cmeq vhas_chr.16b, vdata.16b, 0
Dstrlen-mte.S26 #define vdata v0 macro
45 ld1 {vdata.16b}, [src]
47 cmeq vhas_nul.16b, vdata.16b, 0
63 cmeq vhas_nul.16b, vdata.16b, 0
Dmemchr-mte.S30 #define vdata v1 macro
51 ld1 {vdata.16b}, [src]
55 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
83 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
91 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
Dmemrchr.S32 #define vdata v1 macro
54 ld1 {vdata.16b}, [src]
58 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
84 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
92 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
Dstrcpy-mte.S33 #define vdata v0 macro
62 ld1 {vdata.16b}, [src]
64 cmeq vhas_nul.16b, vdata.16b, 0
73 cmeq vhas_nul.16b, vdata.16b, 0
142 cmeq vhas_nul.16b, vdata.16b, 0
/external/llvm/test/CodeGen/AMDGPU/
Dllvm.SI.tbuffer.store.ll7 %vdata = insertelement <4 x i32> undef, i32 %a1, i32 0
8 call void @llvm.SI.tbuffer.store.v4i32(<16 x i8> undef, <4 x i32> %vdata,
17 %vdata = insertelement <4 x i32> undef, i32 %a1, i32 0
18 call void @llvm.SI.tbuffer.store.v4i32(<16 x i8> undef, <4 x i32> %vdata,
27 %vdata = insertelement <2 x i32> undef, i32 %a1, i32 0
28 call void @llvm.SI.tbuffer.store.v2i32(<16 x i8> undef, <2 x i32> %vdata,
36 define amdgpu_vs void @test4(i32 %vdata, i32 %vaddr) {
37 call void @llvm.SI.tbuffer.store.i32(<16 x i8> undef, i32 %vdata,
/external/compiler-rt/lib/sanitizer_common/
Dsanitizer_symbolizer_libbacktrace.cc49 static void CplusV3DemangleCallback(const char *s, size_t l, void *vdata) { in CplusV3DemangleCallback() argument
50 CplusV3DemangleData *data = (CplusV3DemangleData *)vdata; in CplusV3DemangleCallback()
109 static int SymbolizeCodePCInfoCallback(void *vdata, uintptr_t addr, in SymbolizeCodePCInfoCallback() argument
112 SymbolizeCodeCallbackArg *cdata = (SymbolizeCodeCallbackArg *)vdata; in SymbolizeCodePCInfoCallback()
124 static void SymbolizeCodeCallback(void *vdata, uintptr_t addr, in SymbolizeCodeCallback() argument
126 SymbolizeCodeCallbackArg *cdata = (SymbolizeCodeCallbackArg *)vdata; in SymbolizeCodeCallback()
134 static void SymbolizeDataCallback(void *vdata, uintptr_t, const char *symname, in SymbolizeDataCallback() argument
136 DataInfo *info = (DataInfo *)vdata; in SymbolizeDataCallback()
/external/llvm-project/compiler-rt/lib/sanitizer_common/
Dsanitizer_symbolizer_libbacktrace.cpp48 static void CplusV3DemangleCallback(const char *s, size_t l, void *vdata) { in CplusV3DemangleCallback() argument
49 CplusV3DemangleData *data = (CplusV3DemangleData *)vdata; in CplusV3DemangleCallback()
109 static int SymbolizeCodePCInfoCallback(void *vdata, uintptr_t addr, in SymbolizeCodePCInfoCallback() argument
112 SymbolizeCodeCallbackArg *cdata = (SymbolizeCodeCallbackArg *)vdata; in SymbolizeCodePCInfoCallback()
124 static void SymbolizeCodeCallback(void *vdata, uintptr_t addr, in SymbolizeCodeCallback() argument
126 SymbolizeCodeCallbackArg *cdata = (SymbolizeCodeCallbackArg *)vdata; in SymbolizeCodeCallback()
134 static void SymbolizeDataCallback(void *vdata, uintptr_t, const char *symname, in SymbolizeDataCallback() argument
136 DataInfo *info = (DataInfo *)vdata; in SymbolizeDataCallback()
/external/llvm-project/libc/AOR_v20.02/string/aarch64/
Dstrchr-mte.S30 #define vdata v1 macro
73 cmeq vhas_nul.16b, vdata.16b, #0
74 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
89 cmeq vhas_nul.16b, vdata.16b, #0
90 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
98 cmeq vhas_nul.16b, vdata.16b, #0
99 cmeq vhas_chr.16b, vdata.16b, vrepchr.16b
/external/skqp/src/opts/
DSkChecksum_opts.h31 /*not static*/ inline uint32_t hash_fn(const void* vdata, size_t bytes, uint32_t seed) { in hash_fn() argument
32 auto data = (const uint8_t*)vdata; in hash_fn()
87 /*not static*/ inline uint32_t hash_fn(const void* vdata, size_t bytes, uint32_t hash) { in hash_fn() argument
88 auto data = (const uint8_t*)vdata; in hash_fn()
131 /*not static*/ inline uint32_t hash_fn(const void* vdata, size_t bytes, uint32_t hash) { in hash_fn() argument
132 auto data = (const uint8_t*)vdata; in hash_fn()
176 /*not static*/ inline uint32_t hash_fn(const void* vdata, size_t bytes, uint32_t hash) { in hash_fn() argument
177 auto data = (const uint8_t*)vdata; in hash_fn()
/external/llvm-project/llvm/docs/AMDGPU/
DAMDGPUAsmGFX7.rst41 …pu_synid7_vdst32_0>`, :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amdgpu_synid7_vdat…
42 …pu_synid7_vdst64_0>`, :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amdgpu_synid7_vdat…
45 …ds_add_u32 :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amd…
46 …ds_add_u64 :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amd…
47 …ds_and_b32 :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amd…
48 …ds_and_b64 :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amd…
49 …pu_synid7_vdst32_0>`, :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amdgpu_synid7_vdat…
50 …pu_synid7_vdst64_0>`, :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amdgpu_synid7_vdat…
62 …pu_synid7_vdst64_0>`, :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amdgpu_synid7_vdat…
64 …pu_synid7_vdst32_0>`, :ref:`vaddr<amdgpu_synid7_addr_ds>`, :ref:`vdata<amdgpu_synid7_vdat…
[all …]
DAMDGPUAsmGFX10.rst253 …ds_add_f32 :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<am…
254 …_synid10_vdst32_0>`, :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<amdgpu_synid10_vda…
255 …_synid10_vdst32_0>`, :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<amdgpu_synid10_vda…
256 …_synid10_vdst64_0>`, :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<amdgpu_synid10_vda…
260 …ds_add_u32 :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<am…
261 …ds_add_u64 :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<am…
262 …ds_and_b32 :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<am…
263 …ds_and_b64 :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<am…
264 …_synid10_vdst32_0>`, :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<amdgpu_synid10_vda…
265 …_synid10_vdst64_0>`, :ref:`vaddr<amdgpu_synid10_addr_ds>`, :ref:`vdata<amdgpu_synid10_vda…
[all …]
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DMIMGInstructions.td28 // vdata/vaddr size.
226 : MIMG_gfx6789 <op, (outs dst_rc:$vdata), dns> {
231 let AsmString = asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
238 : MIMG_gfx10<op, (outs DataRC:$vdata), dns> {
243 let AsmString = opcode#" $vdata, $vaddr0, $srsrc$dmask$dim$unorm$dlc$glc$slc$r128$tfe$lwe"
250 : MIMG_nsa_gfx10<op, (outs DataRC:$vdata), num_addrs, dns> {
256 let AsmString = opcode#" $vdata, "#AddrAsm#", $srsrc$dmask$dim$unorm$dlc$glc$slc$r128$tfe$lwe"
320 let InOperandList = !con((ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
324 let AsmString = asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
332 let InOperandList = !con((ins DataRC:$vdata, AddrRC:$vaddr0, SReg_256:$srsrc,
[all …]
/external/llvm-project/llvm/lib/Target/AMDGPU/
DMIMGInstructions.td28 // vdata/vaddr size.
242 : MIMG_gfx6789 <op, (outs dst_rc:$vdata), dns> {
247 let AsmString = asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
254 : MIMG_gfx10<op, (outs DataRC:$vdata), dns> {
259 let AsmString = opcode#" $vdata, $vaddr0, $srsrc$dmask$dim$unorm$dlc$glc$slc$r128$a16$tfe$lwe"
266 : MIMG_nsa_gfx10<op, (outs DataRC:$vdata), num_addrs, dns> {
272 let AsmString = opcode#" $vdata, "#AddrAsm#", $srsrc$dmask$dim$unorm$dlc$glc$slc$r128$a16$tfe$lwe"
336 let InOperandList = !con((ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
340 let AsmString = asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
348 let InOperandList = !con((ins DataRC:$vdata, AddrRC:$vaddr0, SReg_256:$srsrc,
[all …]

1234567