Name | Date | Size | #Lines | LOC | ||
---|---|---|---|---|---|---|
.. | - | - | ||||
AsmParser/ | 23-Nov-2023 | - | 1,372 | 1,108 | ||
Disassembler/ | 23-Nov-2023 | - | 673 | 542 | ||
MCTargetDesc/ | 23-Nov-2023 | - | 1,843 | 1,347 | ||
TargetInfo/ | 23-Nov-2023 | - | 67 | 39 | ||
CMakeLists.txt | D | 23-Nov-2023 | 1.2 KiB | 51 | 43 | |
DelaySlotFiller.cpp | D | 23-Nov-2023 | 14.9 KiB | 512 | 346 | |
LeonFeatures.td | D | 23-Nov-2023 | 2.1 KiB | 64 | 53 | |
LeonPasses.cpp | D | 23-Nov-2023 | 5.7 KiB | 157 | 82 | |
LeonPasses.h | D | 23-Nov-2023 | 2.4 KiB | 83 | 52 | |
README.txt | D | 23-Nov-2023 | 1.5 KiB | 59 | 47 | |
Sparc.h | D | 23-Nov-2023 | 5.3 KiB | 166 | 137 | |
Sparc.td | D | 23-Nov-2023 | 7.3 KiB | 184 | 154 | |
SparcAsmPrinter.cpp | D | 23-Nov-2023 | 16.2 KiB | 446 | 362 | |
SparcCallingConv.td | D | 23-Nov-2023 | 5.7 KiB | 144 | 129 | |
SparcFrameLowering.cpp | D | 23-Nov-2023 | 13.8 KiB | 386 | 252 | |
SparcFrameLowering.h | D | 23-Nov-2023 | 2.5 KiB | 69 | 33 | |
SparcISelDAGToDAG.cpp | D | 23-Nov-2023 | 14.2 KiB | 401 | 277 | |
SparcISelLowering.cpp | D | 23-Nov-2023 | 133.6 KiB | 3,426 | 2,547 | |
SparcISelLowering.h | D | 23-Nov-2023 | 9.5 KiB | 217 | 152 | |
SparcInstr64Bit.td | D | 23-Nov-2023 | 21.6 KiB | 539 | 449 | |
SparcInstrAliases.td | D | 23-Nov-2023 | 21.2 KiB | 524 | 411 | |
SparcInstrFormats.td | D | 23-Nov-2023 | 10.4 KiB | 369 | 302 | |
SparcInstrInfo.cpp | D | 23-Nov-2023 | 18.9 KiB | 509 | 400 | |
SparcInstrInfo.h | D | 23-Nov-2023 | 4.1 KiB | 108 | 57 | |
SparcInstrInfo.td | D | 23-Nov-2023 | 68.3 KiB | 1,716 | 1,480 | |
SparcInstrVIS.td | D | 23-Nov-2023 | 11.1 KiB | 263 | 219 | |
SparcMCInstLower.cpp | D | 23-Nov-2023 | 3.3 KiB | 108 | 75 | |
SparcMachineFunctionInfo.cpp | D | 23-Nov-2023 | 476 | 14 | 3 | |
SparcMachineFunctionInfo.h | D | 23-Nov-2023 | 1.9 KiB | 56 | 29 | |
SparcRegisterInfo.cpp | D | 23-Nov-2023 | 8.2 KiB | 241 | 155 | |
SparcRegisterInfo.h | D | 23-Nov-2023 | 1.7 KiB | 50 | 23 | |
SparcRegisterInfo.td | D | 23-Nov-2023 | 13.9 KiB | 379 | 344 | |
SparcSchedule.td | D | 23-Nov-2023 | 6.4 KiB | 124 | 117 | |
SparcSubtarget.cpp | D | 23-Nov-2023 | 3.2 KiB | 103 | 58 | |
SparcSubtarget.h | D | 23-Nov-2023 | 4.1 KiB | 126 | 86 | |
SparcTargetMachine.cpp | D | 23-Nov-2023 | 7.6 KiB | 218 | 151 | |
SparcTargetMachine.h | D | 23-Nov-2023 | 2.8 KiB | 79 | 50 | |
SparcTargetObjectFile.cpp | D | 23-Nov-2023 | 1.9 KiB | 48 | 29 | |
SparcTargetObjectFile.h | D | 23-Nov-2023 | 1.1 KiB | 37 | 20 |
README.txt
1To-do 2----- 3 4* Keep the address of the constant pool in a register instead of forming its 5 address all of the time. 6* We can fold small constant offsets into the %hi/%lo references to constant 7 pool addresses as well. 8* When in V9 mode, register allocate %icc[0-3]. 9* Add support for isel'ing UMUL_LOHI instead of marking it as Expand. 10* Emit the 'Branch on Integer Register with Prediction' instructions. It's 11 not clear how to write a pattern for this though: 12 13float %t1(int %a, int* %p) { 14 %C = seteq int %a, 0 15 br bool %C, label %T, label %F 16T: 17 store int 123, int* %p 18 br label %F 19F: 20 ret float undef 21} 22 23codegens to this: 24 25t1: 26 save -96, %o6, %o6 271) subcc %i0, 0, %l0 281) bne .LBBt1_2 ! F 29 nop 30.LBBt1_1: ! T 31 or %g0, 123, %l0 32 st %l0, [%i1] 33.LBBt1_2: ! F 34 restore %g0, %g0, %g0 35 retl 36 nop 37 381) should be replaced with a brz in V9 mode. 39 40* Same as above, but emit conditional move on register zero (p192) in V9 41 mode. Testcase: 42 43int %t1(int %a, int %b) { 44 %C = seteq int %a, 0 45 %D = select bool %C, int %a, int %b 46 ret int %D 47} 48 49* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling 50 with the Y register, if they are faster. 51 52* Codegen bswap(load)/store(bswap) -> load/store ASI 53 54* Implement frame pointer elimination, e.g. eliminate save/restore for 55 leaf fns. 56* Fill delay slots 57 58* Use %g0 directly to materialize 0. No instruction is required. 59