• Home
  • History
  • Annotate
Name Date Size #Lines LOC

..--

AsmParser/23-Nov-2023-1,3721,108

Disassembler/23-Nov-2023-673542

MCTargetDesc/23-Nov-2023-1,8431,347

TargetInfo/23-Nov-2023-6739

CMakeLists.txtD23-Nov-20231.2 KiB5143

DelaySlotFiller.cppD23-Nov-202314.9 KiB512346

LeonFeatures.tdD23-Nov-20232.1 KiB6453

LeonPasses.cppD23-Nov-20235.7 KiB15782

LeonPasses.hD23-Nov-20232.4 KiB8352

README.txtD23-Nov-20231.5 KiB5947

Sparc.hD23-Nov-20235.3 KiB166137

Sparc.tdD23-Nov-20237.3 KiB184154

SparcAsmPrinter.cppD23-Nov-202316.2 KiB446362

SparcCallingConv.tdD23-Nov-20235.7 KiB144129

SparcFrameLowering.cppD23-Nov-202313.8 KiB386252

SparcFrameLowering.hD23-Nov-20232.5 KiB6933

SparcISelDAGToDAG.cppD23-Nov-202314.2 KiB401277

SparcISelLowering.cppD23-Nov-2023133.6 KiB3,4262,547

SparcISelLowering.hD23-Nov-20239.5 KiB217152

SparcInstr64Bit.tdD23-Nov-202321.6 KiB539449

SparcInstrAliases.tdD23-Nov-202321.2 KiB524411

SparcInstrFormats.tdD23-Nov-202310.4 KiB369302

SparcInstrInfo.cppD23-Nov-202318.9 KiB509400

SparcInstrInfo.hD23-Nov-20234.1 KiB10857

SparcInstrInfo.tdD23-Nov-202368.3 KiB1,7161,480

SparcInstrVIS.tdD23-Nov-202311.1 KiB263219

SparcMCInstLower.cppD23-Nov-20233.3 KiB10875

SparcMachineFunctionInfo.cppD23-Nov-2023476 143

SparcMachineFunctionInfo.hD23-Nov-20231.9 KiB5629

SparcRegisterInfo.cppD23-Nov-20238.2 KiB241155

SparcRegisterInfo.hD23-Nov-20231.7 KiB5023

SparcRegisterInfo.tdD23-Nov-202313.9 KiB379344

SparcSchedule.tdD23-Nov-20236.4 KiB124117

SparcSubtarget.cppD23-Nov-20233.2 KiB10358

SparcSubtarget.hD23-Nov-20234.1 KiB12686

SparcTargetMachine.cppD23-Nov-20237.6 KiB218151

SparcTargetMachine.hD23-Nov-20232.8 KiB7950

SparcTargetObjectFile.cppD23-Nov-20231.9 KiB4829

SparcTargetObjectFile.hD23-Nov-20231.1 KiB3720

README.txt

1To-do
2-----
3
4* Keep the address of the constant pool in a register instead of forming its
5  address all of the time.
6* We can fold small constant offsets into the %hi/%lo references to constant
7  pool addresses as well.
8* When in V9 mode, register allocate %icc[0-3].
9* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
10* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
11  not clear how to write a pattern for this though:
12
13float %t1(int %a, int* %p) {
14        %C = seteq int %a, 0
15        br bool %C, label %T, label %F
16T:
17        store int 123, int* %p
18        br label %F
19F:
20        ret float undef
21}
22
23codegens to this:
24
25t1:
26        save -96, %o6, %o6
271)      subcc %i0, 0, %l0
281)      bne .LBBt1_2    ! F
29        nop
30.LBBt1_1:       ! T
31        or %g0, 123, %l0
32        st %l0, [%i1]
33.LBBt1_2:       ! F
34        restore %g0, %g0, %g0
35        retl
36        nop
37
381) should be replaced with a brz in V9 mode.
39
40* Same as above, but emit conditional move on register zero (p192) in V9
41  mode.  Testcase:
42
43int %t1(int %a, int %b) {
44        %C = seteq int %a, 0
45        %D = select bool %C, int %a, int %b
46        ret int %D
47}
48
49* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling
50  with the Y register, if they are faster.
51
52* Codegen bswap(load)/store(bswap) -> load/store ASI
53
54* Implement frame pointer elimination, e.g. eliminate save/restore for
55  leaf fns.
56* Fill delay slots
57
58* Use %g0 directly to materialize 0. No instruction is required.
59