Lines Matching refs:FpuRegister

71 void Mips64Assembler::EmitFR(int opcode, int fmt, FpuRegister ft, FpuRegister fs, FpuRegister fd,  in EmitFR()
85 void Mips64Assembler::EmitFI(int opcode, int fmt, FpuRegister ft, uint16_t imm) { in EmitFI()
514 void Mips64Assembler::AddS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { in AddS()
518 void Mips64Assembler::SubS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { in SubS()
522 void Mips64Assembler::MulS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { in MulS()
526 void Mips64Assembler::DivS(FpuRegister fd, FpuRegister fs, FpuRegister ft) { in DivS()
530 void Mips64Assembler::AddD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { in AddD()
534 void Mips64Assembler::SubD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { in SubD()
538 void Mips64Assembler::MulD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { in MulD()
542 void Mips64Assembler::DivD(FpuRegister fd, FpuRegister fs, FpuRegister ft) { in DivD()
546 void Mips64Assembler::MovS(FpuRegister fd, FpuRegister fs) { in MovS()
547 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x6); in MovS()
550 void Mips64Assembler::MovD(FpuRegister fd, FpuRegister fs) { in MovD()
551 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x6); in MovD()
554 void Mips64Assembler::NegS(FpuRegister fd, FpuRegister fs) { in NegS()
555 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x7); in NegS()
558 void Mips64Assembler::NegD(FpuRegister fd, FpuRegister fs) { in NegD()
559 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x7); in NegD()
562 void Mips64Assembler::Cvtsw(FpuRegister fd, FpuRegister fs) { in Cvtsw()
563 EmitFR(0x11, 0x14, static_cast<FpuRegister>(0), fs, fd, 0x20); in Cvtsw()
566 void Mips64Assembler::Cvtdw(FpuRegister fd, FpuRegister fs) { in Cvtdw()
567 EmitFR(0x11, 0x14, static_cast<FpuRegister>(0), fs, fd, 0x21); in Cvtdw()
570 void Mips64Assembler::Cvtsd(FpuRegister fd, FpuRegister fs) { in Cvtsd()
571 EmitFR(0x11, 0x11, static_cast<FpuRegister>(0), fs, fd, 0x20); in Cvtsd()
574 void Mips64Assembler::Cvtds(FpuRegister fd, FpuRegister fs) { in Cvtds()
575 EmitFR(0x11, 0x10, static_cast<FpuRegister>(0), fs, fd, 0x21); in Cvtds()
578 void Mips64Assembler::Mfc1(GpuRegister rt, FpuRegister fs) { in Mfc1()
579 EmitFR(0x11, 0x00, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0); in Mfc1()
582 void Mips64Assembler::Mtc1(GpuRegister rt, FpuRegister fs) { in Mtc1()
583 EmitFR(0x11, 0x04, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0); in Mtc1()
586 void Mips64Assembler::Dmfc1(GpuRegister rt, FpuRegister fs) { in Dmfc1()
587 EmitFR(0x11, 0x01, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0); in Dmfc1()
590 void Mips64Assembler::Dmtc1(GpuRegister rt, FpuRegister fs) { in Dmtc1()
591 EmitFR(0x11, 0x05, static_cast<FpuRegister>(rt), fs, static_cast<FpuRegister>(0), 0x0); in Dmtc1()
594 void Mips64Assembler::Lwc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) { in Lwc1()
598 void Mips64Assembler::Ldc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) { in Ldc1()
602 void Mips64Assembler::Swc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) { in Swc1()
606 void Mips64Assembler::Sdc1(FpuRegister ft, GpuRegister rs, uint16_t imm16) { in Sdc1()
969 void Mips64Assembler::LoadFpuFromOffset(LoadOperandType type, FpuRegister reg, GpuRegister base, in LoadFpuFromOffset()
1044 void Mips64Assembler::StoreFpuToOffset(StoreOperandType type, FpuRegister reg, GpuRegister base, in StoreFpuToOffset()