Lines Matching refs:Src1IsKill
2565 bool Src1IsKill = hasTrivialKill(Src1Val); in optimizeSelect() local
2573 Src1Reg = emitLogicalOp_ri(ISD::XOR, MVT::i32, Src1Reg, Src1IsKill, 1); in optimizeSelect()
2574 Src1IsKill = true; in optimizeSelect()
2577 Src1IsKill, Src2Reg, Src2IsKill); in optimizeSelect()
2690 bool Src1IsKill = hasTrivialKill(SI->getTrueValue()); in selectSelect() local
2699 Src2Reg = fastEmitInst_rri(Opc, RC, Src1Reg, Src1IsKill, Src2Reg, in selectSelect()
2703 unsigned ResultReg = fastEmitInst_rri(Opc, RC, Src1Reg, Src1IsKill, Src2Reg, in selectSelect()
4471 bool Src1IsKill = hasTrivialKill(I->getOperand(1)); in selectRem() local
4481 Src1Reg, Src1IsKill, Src0Reg, in selectRem()
4549 bool Src1IsKill = hasTrivialKill(I->getOperand(1)); in selectMul() local
4551 unsigned ResultReg = emitMul_rr(VT, Src0Reg, Src0IsKill, Src1Reg, Src1IsKill); in selectMul()