Lines Matching refs:DestVT
183 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
1753 EVT DestVT = TLI.getValueType(I->getType(), true); in SelectBinaryIntOp() local
1757 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1) in SelectBinaryIntOp()
1957 MVT DestVT = VA.getLocVT(); in ProcessCallArgs() local
1958 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false); in ProcessCallArgs()
1960 ArgVT = DestVT; in ProcessCallArgs()
1966 MVT DestVT = VA.getLocVT(); in ProcessCallArgs() local
1967 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true); in ProcessCallArgs()
1969 ArgVT = DestVT; in ProcessCallArgs()
2044 MVT DestVT = RVLocs[0].getValVT(); in FinishCall() local
2045 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT); in FinishCall()
2124 MVT DestVT = VA.getValVT(); in SelectRet() local
2126 if (RVVT != DestVT) { in SelectRet()
2130 assert(DestVT == MVT::i32 && "ARM should always ext to i32"); in SelectRet()
2135 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt()); in SelectRet()
2574 EVT SrcVT, DestVT; in SelectTrunc() local
2576 DestVT = TLI.getValueType(I->getType(), true); in SelectTrunc()
2580 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1) in SelectTrunc()
2592 unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, in ARMEmitIntExt() argument
2594 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8) in ARMEmitIntExt()
2666 unsigned DestBits = DestVT.getSizeInBits(); in ARMEmitIntExt()
2747 MVT DestVT = DestEVT.getSimpleVT(); in SelectIntExt() local
2748 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt); in SelectIntExt()
2762 EVT DestVT = TLI.getValueType(I->getType(), true); in SelectShift() local
2763 if (DestVT != MVT::i32) in SelectShift()