Home
last modified time | relevance | path

Searched refs:D0 (Results 1 – 17 of 17) sorted by relevance

/art/compiler/utils/arm/
Dmanaged_register_arm_test.cc126 ArmManagedRegister reg = ArmManagedRegister::FromDRegister(D0); in TEST()
133 EXPECT_EQ(D0, reg.AsDRegister()); in TEST()
295 EXPECT_TRUE(!no_reg.Equals(ArmManagedRegister::FromDRegister(D0))); in TEST()
303 EXPECT_TRUE(!reg_R0.Equals(ArmManagedRegister::FromDRegister(D0))); in TEST()
311 EXPECT_TRUE(!reg_R1.Equals(ArmManagedRegister::FromDRegister(D0))); in TEST()
321 EXPECT_TRUE(!reg_R8.Equals(ArmManagedRegister::FromDRegister(D0))); in TEST()
332 EXPECT_TRUE(!reg_S0.Equals(ArmManagedRegister::FromDRegister(D0))); in TEST()
342 EXPECT_TRUE(!reg_S1.Equals(ArmManagedRegister::FromDRegister(D0))); in TEST()
352 EXPECT_TRUE(!reg_S31.Equals(ArmManagedRegister::FromDRegister(D0))); in TEST()
356 ArmManagedRegister reg_D0 = ArmManagedRegister::FromDRegister(D0); in TEST()
[all …]
Dassembler_arm32.cc354 EmitVFPddd(cond, B23 | B21 | B20 | B6, dd, D0, dm); in vmovd()
381 dd, D0, D0); in vmovd()
466 EmitVFPddd(cond, B23 | B21 | B20 | B7 | B6, dd, D0, dm); in vabsd()
476 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B6, dd, D0, dm); in vnegd()
485 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B7 | B6, dd, D0, dm); in vsqrtd()
545 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B6, dd, D0, dm); in vcmpd()
555 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B16 | B6, dd, D0, D0); in vcmpdz()
Dconstants_arm.h61 D0 = 0, enumerator
Dassembler_thumb2.cc469 dd, D0, D0); in vmovd()
482 EmitVFPddd(cond, B23 | B21 | B20 | B6, dd, D0, dm); in vmovd()
564 EmitVFPddd(cond, B23 | B21 | B20 | B7 | B6, dd, D0, dm); in vabsd()
574 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B6, dd, D0, dm); in vnegd()
583 EmitVFPddd(cond, B23 | B21 | B20 | B16 | B7 | B6, dd, D0, dm); in vsqrtd()
643 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B6, dd, D0, dm); in vcmpd()
653 EmitVFPddd(cond, B23 | B21 | B20 | B18 | B16 | B6, dd, D0, D0); in vcmpdz()
Dassembler_arm.cc59 if (rhs >= D0 && rhs < kNumberOfDRegisters) { in operator <<()
/art/compiler/utils/arm64/
Dmanaged_register_arm64_test.cc168 Arm64ManagedRegister reg = Arm64ManagedRegister::FromDRegister(D0); in TEST()
176 EXPECT_EQ(D0, reg.AsDRegister()); in TEST()
178 EXPECT_TRUE(reg.Equals(Arm64ManagedRegister::FromDRegister(D0))); in TEST()
220 Arm64ManagedRegister dreg = Arm64ManagedRegister::FromDRegister(D0); in TEST()
228 EXPECT_EQ(D0, reg.AsOverlappingDRegister()); in TEST()
275 EXPECT_TRUE(!no_reg.Equals(Arm64ManagedRegister::FromDRegister(D0))); in TEST()
284 EXPECT_TRUE(!reg_X0.Equals(Arm64ManagedRegister::FromDRegister(D0))); in TEST()
291 EXPECT_TRUE(!reg_X1.Equals(Arm64ManagedRegister::FromDRegister(D0))); in TEST()
300 EXPECT_TRUE(!reg_SP.Equals(Arm64ManagedRegister::FromDRegister(D0))); in TEST()
307 EXPECT_TRUE(!reg_W8.Equals(Arm64ManagedRegister::FromDRegister(D0))); in TEST()
[all …]
/art/runtime/arch/arm64/
Dregisters_arm64.cc57 if (rhs >= D0 && rhs < kNumberOfDRegisters) { in operator <<()
Dregisters_arm64.h115 D0 = 0, enumerator
Dquick_method_frame_info_arm64.h52 (1 << art::arm64::D0) | (1 << art::arm64::D1) | (1 << art::arm64::D2) |
Dcontext_arm64.cc96 fprs_[D0] = nullptr; in SmashCallerSaves()
/art/compiler/utils/mips/
Dconstants_mips.h32 D0 = 0, enumerator
Dassembler_mips.cc29 if (rhs >= D0 && rhs < kNumberOfDRegisters) { in operator <<()
/art/compiler/jni/quick/arm64/
Dcalling_convention_arm64.cc34 D0, D1, D2, D3, D4, D5, D6, D7
58 return Arm64ManagedRegister::FromDRegister(D0); in ReturnRegisterForShorty()
/art/compiler/jni/quick/arm/
Dcalling_convention_arm.cc39 D0, D1, D2, D3, D4, D5, D6, D7
71 return ArmManagedRegister::FromDRegister(D0); in ReturnRegister()
/art/compiler/jni/quick/mips/
Dcalling_convention_mips.cc39 return MipsManagedRegister::FromDRegister(D0); in ReturnRegisterForShorty()
/art/compiler/utils/
Dassembler_thumb_test.cc952 __ vaddd(D0, D1, D2); in TEST()
953 __ vsubd(D0, D1, D2); in TEST()
954 __ vmuld(D0, D1, D2); in TEST()
955 __ vmlad(D0, D1, D2); in TEST()
956 __ vmlsd(D0, D1, D2); in TEST()
957 __ vdivd(D0, D1, D2); in TEST()
958 __ vabsd(D0, D1); in TEST()
959 __ vnegd(D0, D1); in TEST()
960 __ vsqrtd(D0, D1); in TEST()
1000 __ vcmpd(D0, D1); in TEST()
/art/compiler/optimizing/
Dcode_generator_arm.h66 return DCHECK_CONSTEXPR(reg % 2 == 0, , D0) in FromLowSToD()