Home
last modified time | relevance | path

Searched refs:R5 (Results 1 – 9 of 9) sorted by relevance

/art/compiler/utils/arm/
Dassembler_thumb2_test.cc53 new arm::Register(arm::R5), in SetUpHelpers()
177 GetAssembler()->ldrexd(arm::R5, arm::R3, arm::R7); in TEST_F()
191 GetAssembler()->strexd(arm::R9, arm::R5, arm::R3, arm::R7); in TEST_F()
257 __ StoreToOffset(type, arm::IP, arm::R5, offset); in TEST_F()
273 __ StoreToOffset(type, arm::IP, arm::R5, offset); in TEST_F()
309 __ StoreToOffset(type, arm::R11, arm::R5, offset); in TEST_F()
328 __ StoreToOffset(type, arm::R11, arm::R5, offset); in TEST_F()
Dassembler_arm32_test.cc87 new arm::Register(arm::R5), in SetUpHelpers()
145 shifter_operands_.push_back(arm::ShifterOperand(arm::R5)); in SetUpHelpers()
Dassembler_thumb2.cc2636 tmp_reg = base != R5 ? R5 : R6; in StoreToOffset()
2666 DCHECK(tmp_reg == R5 || tmp_reg == R6); in StoreToOffset()
Dmanaged_register_arm_test.cc272 EXPECT_EQ(R5, reg.AsRegisterPairHigh()); in TEST()
/art/runtime/arch/arm/
Dregisters_arm.h32 R5 = 5, enumerator
Dquick_method_frame_info_arm.h31 (1 << art::arm::R5) | (1 << art::arm::R6) | (1 << art::arm::R7) | (1 << art::arm::R8) |
/art/compiler/jni/quick/arm/
Dcalling_convention_arm.cc227 callee_save_regs_.push_back(ArmManagedRegister::FromCoreRegister(R5)); in ArmJniCallingConvention()
242 result = 1 << R5 | 1 << R6 | 1 << R7 | 1 << R8 | 1 << R10 | 1 << R11 | 1 << LR; in CoreSpillMask()
/art/compiler/utils/
Dassembler_thumb_test.cc720 __ ldm(DB_W, R4, (1 << R5)); in TEST()
741 __ stm(IA_W, R4, (1 << R5)); in TEST()
742 __ stm(IA, R4, (1 << R5)); in TEST()
/art/compiler/optimizing/
Dcode_generator_arm.cc46 static constexpr Register kCoreSavedRegisterForBaseline = R5;
48 { R5, R6, R7, R8, R10, R11, PC };