Searched refs:R5 (Results 1 – 9 of 9) sorted by relevance
/art/compiler/utils/arm/ |
D | assembler_thumb2_test.cc | 53 new arm::Register(arm::R5), in SetUpHelpers() 177 GetAssembler()->ldrexd(arm::R5, arm::R3, arm::R7); in TEST_F() 191 GetAssembler()->strexd(arm::R9, arm::R5, arm::R3, arm::R7); in TEST_F() 257 __ StoreToOffset(type, arm::IP, arm::R5, offset); in TEST_F() 273 __ StoreToOffset(type, arm::IP, arm::R5, offset); in TEST_F() 309 __ StoreToOffset(type, arm::R11, arm::R5, offset); in TEST_F() 328 __ StoreToOffset(type, arm::R11, arm::R5, offset); in TEST_F()
|
D | assembler_arm32_test.cc | 87 new arm::Register(arm::R5), in SetUpHelpers() 145 shifter_operands_.push_back(arm::ShifterOperand(arm::R5)); in SetUpHelpers()
|
D | assembler_thumb2.cc | 2636 tmp_reg = base != R5 ? R5 : R6; in StoreToOffset() 2666 DCHECK(tmp_reg == R5 || tmp_reg == R6); in StoreToOffset()
|
D | managed_register_arm_test.cc | 272 EXPECT_EQ(R5, reg.AsRegisterPairHigh()); in TEST()
|
/art/runtime/arch/arm/ |
D | registers_arm.h | 32 R5 = 5, enumerator
|
D | quick_method_frame_info_arm.h | 31 (1 << art::arm::R5) | (1 << art::arm::R6) | (1 << art::arm::R7) | (1 << art::arm::R8) |
|
/art/compiler/jni/quick/arm/ |
D | calling_convention_arm.cc | 227 callee_save_regs_.push_back(ArmManagedRegister::FromCoreRegister(R5)); in ArmJniCallingConvention() 242 result = 1 << R5 | 1 << R6 | 1 << R7 | 1 << R8 | 1 << R10 | 1 << R11 | 1 << LR; in CoreSpillMask()
|
/art/compiler/utils/ |
D | assembler_thumb_test.cc | 720 __ ldm(DB_W, R4, (1 << R5)); in TEST() 741 __ stm(IA_W, R4, (1 << R5)); in TEST() 742 __ stm(IA, R4, (1 << R5)); in TEST()
|
/art/compiler/optimizing/ |
D | code_generator_arm.cc | 46 static constexpr Register kCoreSavedRegisterForBaseline = R5; 48 { R5, R6, R7, R8, R10, R11, PC };
|