Home
last modified time | relevance | path

Searched refs:ADDS (Results 1 – 24 of 24) sorted by relevance

/external/libopus/celt/arm/
Dcelt_pitch_xcorr_arm.s121 ADDS r12, r12, #2
140 ADDS r12, r12, #1
306 ADDS r2, r2, #4
388 ADDS r12, r12, #4
435 ADDS r1, r1, #2
461 ADDS r12, r12, #2
474 ADDS r12, r12, #1
500 ADDS r1, r1, #1
522 ADDS r12, r12, #2
529 ADDS r12, r12, #1
/external/valgrind/none/tests/mips32/
DFPUarithmetic.c6 ADDS, ADDD, enumerator
145 case ADDS: in arithmeticOperations()
/external/tremolo/Tremolo/
DbitwiseARM.s68 ADDS r10,r2,r1 @ r10= bitsLeftInSegment + bits (i.e.
151 ADDS r14,r14,r10 @ r14= length in bits-bits to skip
196 ADDS r10,r10,r2 @ r10= bits left in word after skip
200 ADDS r2,r2,r12,LSL #3 @ r2 = length in bits after advance
260 ADDS r10,r2,r1 @ r10= bitsLeftInSegment + bits (i.e.
391 ADDS r14,r14,r10 @ r14= length in bits-bits to skip
Ddpen.s102 ADDS r1, r1, #1 @ r1 = i-read++ (i-read<0 => i<read)
127 ADDS r1, r1, #1 @ r1 = i++
159 ADDS r1, r1, #1 @ r1 = i-read++ (i-read<0 => i<read)
185 ADDS r1, r1, #1 @ r1 = i++
217 ADDS r1, r1, #1 @ r1 = i-read++ (i-read<0 => i<read)
DmdctLARM.s92 ADDS r1, r1, #16
160 ADDS r1, r1, #16
282 ADDS r0, r0, #8
DmdctARM.s94 ADDS r1, r1, #16
162 ADDS r1, r1, #16
281 ADDS r0, r0, #8
/external/valgrind/VEX/priv/
Dguest_mips_defs.h92 CVTLD, CVTSL, ADDS, ADDD, enumerator
Dguest_mips_helpers.c1295 case ADDS: in mips_dirtyhelper_calculate_FCSR_fp32()
1414 case ADDS: in mips_dirtyhelper_calculate_FCSR_fp64()
Dguest_mips_toIR.c12797 calculateFCSR(fs, ft, ADDS, True, 2); in disInstr_MIPS_WRK()
/external/v8/src/arm64/
Dconstants-arm64.h434 ADDS = ADD | AddSubSetFlagsBit, enumerator
441 V(ADDS), \
486 ADCS_w = AddSubWithCarryFixed | ADDS,
487 ADCS_x = AddSubWithCarryFixed | ADDS | SixtyFourBits,
Dsimulator-arm64.cc1372 case ADDS: { in AddSubHelper()
/external/valgrind/none/tests/mips64/
Dfpu_arithmetic.c27 case ADDS: in arithmeticOperations()
Dmacro_fpu.h4 ABSS=0, ABSD, ADDS, ADDD, enumerator
/external/vixl/src/vixl/a64/
Dconstants-a64.h458 ADDS = ADD | AddSubSetFlagsBit, enumerator
465 V(ADDS), \
510 ADCS_w = AddSubWithCarryFixed | ADDS,
511 ADCS_x = AddSubWithCarryFixed | ADDS | SixtyFourBits,
Dsimulator-a64.cc913 case ADDS: { in AddSubHelper()
/external/llvm/lib/Target/AArch64/
DAArch64ISelLowering.h55 ADDS, enumerator
DAArch64ISelLowering.cpp798 case AArch64ISD::ADDS: return "AArch64ISD::ADDS"; in getTargetNodeName()
1146 Opcode = AArch64ISD::ADDS; in emitComparison()
1277 Opc = AArch64ISD::ADDS; in getAArch64XALUOOp()
1281 Opc = AArch64ISD::ADDS; in getAArch64XALUOOp()
1458 Opc = AArch64ISD::ADDS; in LowerADDC_ADDE_SUBC_SUBE()
8567 if (CmpOpc != AArch64ISD::ADDS && CmpOpc != AArch64ISD::SUBS) in performBRCONDCombine()
DAArch64InstrInfo.td155 def AArch64add_flag : SDNode<"AArch64ISD::ADDS", SDTBinaryArithWithFlagsOut,
582 defm ADDS : AddSubS<0, "adds", AArch64add_flag, "cmn">;
/external/pcre/dist/sljit/
DsljitNativeARM_T2_32.c91 #define ADDS 0x1800 macro
731 return push_inst16(compiler, ADDS | RD3(dst) | RN3(arg1) | RM3(arg2)); in emit_op_imm()
/external/llvm/test/MC/AArch64/
Darm64-aliases.s58 ; ADDS to WZR/XZR is a CMN
/external/llvm/lib/Target/ARM/
DARMInstrInfo.td3410 // Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3415 // FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
3418 defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
/external/llvm/test/MC/Disassembler/ARM/
Dbasic-arm-instructions.txt178 # ADDS
/external/vixl/doc/
Dsupported-instructions.md39 ### ADDS ### subsection
/external/llvm/test/MC/ARM/
Dbasic-arm-instructions.s302 @ ADDS