Home
last modified time | relevance | path

Searched refs:Reg64 (Results 1 – 2 of 2) sorted by relevance

/external/llvm/lib/Target/AArch64/
DAArch64RegisterInfo.td483 multiclass VectorList<int count, RegisterClass Reg64, RegisterClass Reg128> {
491 def "64" : RegisterOperand<Reg64, "printImplicitlyTypedVectorList"> {
509 def "8b" : TypedVecListRegOperand<Reg64, 8, "b"> {
515 def "4h" : TypedVecListRegOperand<Reg64, 4, "h"> {
521 def "2s" : TypedVecListRegOperand<Reg64, 2, "s"> {
527 def "1d" : TypedVecListRegOperand<Reg64, 1, "d"> {
DAArch64FastISel.cpp1799 unsigned Reg64 = createResultReg(&AArch64::GPR64RegClass); in emitLoad() local
1801 TII.get(AArch64::SUBREG_TO_REG), Reg64) in emitLoad()
1805 ResultReg = Reg64; in emitLoad()
3830 unsigned Reg64 = MRI.createVirtualRegister(&AArch64::GPR64RegClass); in emiti1Ext() local
3832 TII.get(AArch64::SUBREG_TO_REG), Reg64) in emiti1Ext()
3836 ResultReg = Reg64; in emiti1Ext()
4369 unsigned Reg64 = createResultReg(&AArch64::GPR64RegClass); in optimizeIntExtLoad() local
4371 TII.get(AArch64::SUBREG_TO_REG), Reg64) in optimizeIntExtLoad()
4375 Reg = Reg64; in optimizeIntExtLoad()