Searched refs:Src1RC (Results 1 – 3 of 3) sorted by relevance
/external/llvm/lib/Target/R600/ |
D | SIFixSGPRCopies.cpp | 320 const TargetRegisterClass *DstRC, *Src0RC, *Src1RC; in runOnMachineFunction() local 323 Src1RC = MRI.getRegClass(MI.getOperand(2).getReg()); in runOnMachineFunction() 325 (TRI->hasVGPRs(Src0RC) || TRI->hasVGPRs(Src1RC))) { in runOnMachineFunction()
|
D | SIInstrInfo.td | 838 class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> { 840 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2 845 class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC, 863 InputModsNoDefault:$src1_modifiers, Src1RC:$src1, 867 (ins Src0RC:$src0, Src1RC:$src1) 873 InputModsNoDefault:$src1_modifiers, Src1RC:$src1, 878 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
|
D | SIInstrInfo.cpp | 2396 const TargetRegisterClass *Src1RC = Src1.isReg() ? in splitScalar64BitBinaryOp() local 2400 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0); in splitScalar64BitBinaryOp() 2404 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, in splitScalar64BitBinaryOp() 2417 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, in splitScalar64BitBinaryOp()
|