Home
last modified time | relevance | path

Searched refs:TGSI_OPCODE_USHR (Results 1 – 7 of 7) sorted by relevance

/external/mesa3d/src/gallium/auxiliary/tgsi/
Dtgsi_info.c178 { 1, 2, 0, 0, 0, 0, COMP, "USHR", TGSI_OPCODE_USHR },
290 case TGSI_OPCODE_USHR: in tgsi_opcode_infer_src_type()
338 case TGSI_OPCODE_USHR: in tgsi_opcode_infer_dst_type()
Dtgsi_exec.c4129 case TGSI_OPCODE_USHR: in exec_instruction()
/external/mesa3d/src/gallium/include/pipe/
Dp_shader_tokens.h388 #define TGSI_OPCODE_USHR 138 macro
/external/mesa3d/src/gallium/drivers/nv50/codegen/
Dnv50_ir_from_tgsi.cpp380 case TGSI_OPCODE_USHR: in inferSrcType()
1772 case TGSI_OPCODE_USHR: in handleInstruction()
/external/mesa3d/src/gallium/auxiliary/gallivm/
Dlp_bld_tgsi_action.c1621 bld_base->op_actions[TGSI_OPCODE_USHR].emit = ushr_emit_cpu; in lp_set_default_actions_cpu()
/external/mesa3d/src/gallium/drivers/radeon/
Dradeon_setup_tgsi_llvm.c1069 bld_base->op_actions[TGSI_OPCODE_USHR].emit = emit_ushr; in radeon_llvm_context_init()
/external/mesa3d/src/gallium/drivers/r600/
Dr600_shader.c5387 {TGSI_OPCODE_USHR, 0, V_SQ_ALU_WORD1_OP2_SQ_OP2_INST_LSHR_INT, tgsi_op2_trans},
5561 {TGSI_OPCODE_USHR, 0, EG_V_SQ_ALU_WORD1_OP2_SQ_OP2_INST_LSHR_INT, tgsi_op2},
5735 {TGSI_OPCODE_USHR, 0, EG_V_SQ_ALU_WORD1_OP2_SQ_OP2_INST_LSHR_INT, tgsi_op2},