Searched refs:TGSI_OPCODE_USHR (Results 1 – 7 of 7) sorted by relevance
/external/mesa3d/src/gallium/auxiliary/tgsi/ |
D | tgsi_info.c | 178 { 1, 2, 0, 0, 0, 0, COMP, "USHR", TGSI_OPCODE_USHR }, 290 case TGSI_OPCODE_USHR: in tgsi_opcode_infer_src_type() 338 case TGSI_OPCODE_USHR: in tgsi_opcode_infer_dst_type()
|
D | tgsi_exec.c | 4129 case TGSI_OPCODE_USHR: in exec_instruction()
|
/external/mesa3d/src/gallium/include/pipe/ |
D | p_shader_tokens.h | 388 #define TGSI_OPCODE_USHR 138 macro
|
/external/mesa3d/src/gallium/drivers/nv50/codegen/ |
D | nv50_ir_from_tgsi.cpp | 380 case TGSI_OPCODE_USHR: in inferSrcType() 1772 case TGSI_OPCODE_USHR: in handleInstruction()
|
/external/mesa3d/src/gallium/auxiliary/gallivm/ |
D | lp_bld_tgsi_action.c | 1621 bld_base->op_actions[TGSI_OPCODE_USHR].emit = ushr_emit_cpu; in lp_set_default_actions_cpu()
|
/external/mesa3d/src/gallium/drivers/radeon/ |
D | radeon_setup_tgsi_llvm.c | 1069 bld_base->op_actions[TGSI_OPCODE_USHR].emit = emit_ushr; in radeon_llvm_context_init()
|
/external/mesa3d/src/gallium/drivers/r600/ |
D | r600_shader.c | 5387 {TGSI_OPCODE_USHR, 0, V_SQ_ALU_WORD1_OP2_SQ_OP2_INST_LSHR_INT, tgsi_op2_trans}, 5561 {TGSI_OPCODE_USHR, 0, EG_V_SQ_ALU_WORD1_OP2_SQ_OP2_INST_LSHR_INT, tgsi_op2}, 5735 {TGSI_OPCODE_USHR, 0, EG_V_SQ_ALU_WORD1_OP2_SQ_OP2_INST_LSHR_INT, tgsi_op2},
|