/external/llvm/test/CodeGen/Mips/llvm-ir/ |
D | lshr.ll | 129 ; GP64: dsrlv $2, $4, $[[T0]] 142 ; M3: dsrlv $[[T1:[0-9]+]], $4, $[[T0]] 146 ; M3: dsrlv $[[T4:[0-9]+]], $5, $[[T0]] 160 ; GP64-NOT-R6: dsrlv $[[T1:[0-9]+]], $5, $[[T0]] 165 ; GP64-NOT-R6: dsrlv $2, $4, $[[T0]] 172 ; 64R6: dsrlv $[[T1:[0-9]+]], $5, $[[T0]] 180 ; 64R6: dsrlv $[[T9:[0-9]+]], $4, $[[T0]]
|
D | ashr.ll | 153 ; M3: dsrlv $[[T4:[0-9]+]], $5, $[[T0]] 167 ; GP64-NOT-R6: dsrlv $[[T1:[0-9]+]], $5, $[[T0]] 188 ; 64R6: dsrlv $[[T7:[0-9]+]], $5, $[[T0]]
|
D | shl.ll | 161 ; M3: dsrlv $[[T7:[0-9]+]], $[[T5]], $[[T6]] 175 ; GP64-NOT-R6: dsrlv $[[T4:[0-9]+]], $[[T2]], $[[T3]] 187 ; 64R6: dsrlv $[[T4:[0-9]+]], $[[T2]], $[[T3]]
|
/external/valgrind/none/tests/mips64/ |
D | shift_instructions.stdout.exp-mips64 | 13313 dsrlv $t0, $t1, $t2 :: rd 0x0, rs 0x0, rt 0xffffffffb1f740b4 13314 dsrlv $s0, $s1, $s2 :: rd 0x0, rs 0x12bd6aa, rt 0xa2a6ec661ba84121 13315 dsrlv $t0, $t1, $t2 :: rd 0x0, rs 0x0, rt 0xffffffffb5365d03 13316 dsrlv $s0, $s1, $s2 :: rd 0xfd0, rs 0x7e876382d2ab13, rt 0x614d9b445f12236b 13317 dsrlv $t0, $t1, $t2 :: rd 0x2, rs 0x9823b6e, rt 0xffffffffb8757bda 13318 dsrlv $s0, $s1, $s2 :: rd 0x4bb, rs 0x976d6e9ac31510f3, rt 0x3baa99471f6d4d75 13319 dsrlv $t0, $t1, $t2 :: rd 0x0, rs 0xd4326d9, rt 0xffffffffbcb4666d 13320 dsrlv $s0, $s1, $s2 :: rd 0x2ddd1b5, rs 0xb7746d775ad6a5fb, rt 0x680cce5fb236b666 13321 dsrlv $t0, $t1, $t2 :: rd 0x0, rs 0x130476dc, rt 0xffffffffa2f33668 13322 dsrlv $s0, $s1, $s2 :: rd 0x856181450c, rs 0x42b0c0a28677b502, rt 0x58ec644d6481af17 [all …]
|
D | shift_instructions.stdout.exp-mips64r2 | 17921 dsrlv $t0, $t1, $t2 :: rd 0x0, rs 0x0, rt 0xffffffffb1f740b4 17922 dsrlv $s0, $s1, $s2 :: rd 0x0, rs 0x12bd6aa, rt 0xa2a6ec661ba84121 17923 dsrlv $t0, $t1, $t2 :: rd 0x0, rs 0x0, rt 0xffffffffb5365d03 17924 dsrlv $s0, $s1, $s2 :: rd 0xfd0, rs 0x7e876382d2ab13, rt 0x614d9b445f12236b 17925 dsrlv $t0, $t1, $t2 :: rd 0x2, rs 0x9823b6e, rt 0xffffffffb8757bda 17926 dsrlv $s0, $s1, $s2 :: rd 0x4bb, rs 0x976d6e9ac31510f3, rt 0x3baa99471f6d4d75 17927 dsrlv $t0, $t1, $t2 :: rd 0x0, rs 0xd4326d9, rt 0xffffffffbcb4666d 17928 dsrlv $s0, $s1, $s2 :: rd 0x2ddd1b5, rs 0xb7746d775ad6a5fb, rt 0x680cce5fb236b666 17929 dsrlv $t0, $t1, $t2 :: rd 0x0, rs 0x130476dc, rt 0xffffffffa2f33668 17930 dsrlv $s0, $s1, $s2 :: rd 0x856181450c, rs 0x42b0c0a28677b502, rt 0x58ec644d6481af17 [all …]
|
/external/v8/test/cctest/ |
D | test-disasm-mips64.cc | 449 COMPARE(dsrlv(a0, a1, a2), in TEST() 451 COMPARE(dsrlv(s0, s1, s2), in TEST() 453 COMPARE(dsrlv(a6, a7, t0), in TEST() 455 COMPARE(dsrlv(v0, v1, fp), in TEST()
|
/external/llvm/test/MC/Mips/mips3/ |
D | valid.s | 94 …dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x… 97 …dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x…
|
/external/llvm/test/MC/Disassembler/Mips/ |
D | mips64_le.txt | 41 # CHECK: dsrlv $gp, $10, $23
|
D | mips64r2_le.txt | 41 # CHECK: dsrlv $gp, $10, $23
|
D | mips64r2.txt | 41 # CHECK: dsrlv $gp, $10, $23
|
D | mips64.txt | 44 # CHECK: dsrlv $gp, $10, $23
|
/external/llvm/test/MC/Mips/mips4/ |
D | valid.s | 98 …dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x… 101 …dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x…
|
/external/llvm/test/MC/Mips/mips5/ |
D | valid.s | 98 …dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x… 101 …dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x…
|
/external/llvm/test/MC/Mips/mips64/ |
D | valid.s | 103 …dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x… 106 …dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x…
|
/external/llvm/test/MC/Mips/mips64r3/ |
D | valid.s | 112 …dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x… 115 …dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x…
|
/external/llvm/test/MC/Mips/mips64r5/ |
D | valid.s | 112 …dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x… 115 …dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x…
|
/external/llvm/test/MC/Mips/mips64r2/ |
D | valid.s | 112 …dsrl $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x… 115 …dsrlv $s3,$6,$s4 # CHECK: dsrlv $19, $6, $20 # encoding: [0x02,0x86,0x98,0x…
|
/external/llvm/test/CodeGen/Mips/ |
D | mips64shift.ll | 19 ; CHECK: dsrlv
|
/external/llvm/test/MC/Disassembler/Mips/mips3/ |
D | valid-mips3.txt | 87 0x02 0x86 0x98 0x16 # CHECK: dsrlv $19, $6, $20 90 0x02 0x86 0x98 0x16 # CHECK: dsrlv $19, $6, $20
|
D | valid-mips3-el.txt | 87 0x16 0x98 0x86 0x02 # CHECK: dsrlv $19, $6, $20 90 0x16 0x98 0x86 0x02 # CHECK: dsrlv $19, $6, $20
|
/external/llvm/test/MC/Disassembler/Mips/mips64/ |
D | valid-mips64.txt | 103 0x02 0x86 0x98 0x16 # CHECK: dsrlv $19, $6, $20 106 0x02 0x86 0x98 0x16 # CHECK: dsrlv $19, $6, $20
|
D | valid-mips64-el.txt | 103 0x16 0x98 0x86 0x02 # CHECK: dsrlv $19, $6, $20 106 0x16 0x98 0x86 0x02 # CHECK: dsrlv $19, $6, $20
|
/external/llvm/test/MC/Disassembler/Mips/mips4/ |
D | valid-mips4-el.txt | 91 0x16 0x98 0x86 0x02 # CHECK: dsrlv $19, $6, $20 94 0x16 0x98 0x86 0x02 # CHECK: dsrlv $19, $6, $20
|
D | valid-mips4.txt | 91 0x02 0x86 0x98 0x16 # CHECK: dsrlv $19, $6, $20 94 0x02 0x86 0x98 0x16 # CHECK: dsrlv $19, $6, $20
|
/external/llvm/test/MC/Mips/mips2/ |
D | invalid-mips3.s | 42 …dsrlv $s3,$t2,$s4 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fea…
|