Home
last modified time | relevance | path

Searched refs:isAssignedRegDep (Results 1 – 5 of 5) sorted by relevance

/external/llvm/lib/CodeGen/
DScheduleDAG.cpp350 if (I->isAssignedRegDep()) in dumpAll()
370 if (I->isAssignedRegDep()) in dumpAll()
608 if (I->isAssignedRegDep() && in WillCreateCycle()
/external/llvm/lib/CodeGen/SelectionDAG/
DScheduleDAGVLIW.cpp144 assert(!I->isAssignedRegDep() && in releaseSuccessors()
DScheduleDAGFast.cpp166 if (I->isAssignedRegDep()) { in ReleasePredecessors()
196 if (I->isAssignedRegDep()) { in ScheduleNodeBottomUp()
485 if (I->isAssignedRegDep()) { in DelayForLiveRegsBottomUp()
DScheduleDAGRRList.cpp530 if (I->isAssignedRegDep()) { in ReleasePredecessors()
743 if (I->isAssignedRegDep() && LiveRegDefs[I->getReg()] == SU) { in ScheduleNodeBottomUp()
812 if (I->isAssignedRegDep() && SU == LiveRegGens[I->getReg()]){ in UnscheduleNodeBottomUp()
853 if (I->isAssignedRegDep()) { in UnscheduleNodeBottomUp()
1273 if (I->isAssignedRegDep() && LiveRegDefs[I->getReg()] != SU) in DelayForLiveRegsBottomUp()
2725 if (!PI->isAssignedRegDep()) in canClobberReachingPhysRegUse()
2885 assert(!Edge.isAssignedRegDep()); in PrescheduleNodesWithMultipleUses()
/external/llvm/include/llvm/CodeGen/
DScheduleDAG.h228 bool isAssignedRegDep() const { in isAssignedRegDep() function