/external/valgrind/none/tests/mips32/ |
D | mips32_dsp.c | 563 TESTDSPINST_RD_RT_DSPC("absq_s.ph $t0, $t8", 0xfff45fff, t0, t8); in main() 571 TESTDSPINST_RD_RT_DSPC("absq_s.ph $t0, $t8", 0xc4dbfe20, t0, t8); in main() 579 TESTDSPINST_RD_RT_DSPC("absq_s.ph $t0, $t8", 0x8f8f8f80, t0, t8); in main() 587 TESTDSPINST_RD_RT_DSPC("absq_s.ph $t0, $t8", 0xbc80f924, t0, t8); in main() 595 TESTDSPINST_RD_RT_DSPC("absq_s.ph $t0, $t8", 0x73f39fca, t0, t8); in main() 609 TESTDSPINST_RD_RT_DSPC("absq_s.w $t0, $t8", 0xfff45fff, t0, t8); in main() 617 TESTDSPINST_RD_RT_DSPC("absq_s.w $t0, $t8", 0xc4dbfe20, t0, t8); in main() 625 TESTDSPINST_RD_RT_DSPC("absq_s.w $t0, $t8", 0x8f8f8f80, t0, t8); in main() 633 TESTDSPINST_RD_RT_DSPC("absq_s.w $t0, $t8", 0xbc80f924, t0, t8); in main() 641 TESTDSPINST_RD_RT_DSPC("absq_s.w $t0, $t8", 0x73f39fca, t0, t8); in main() [all …]
|
D | mips32_dspr2.c | 556 TESTDSPINST_RD_RT_DSPC("absq_s.qb $t0, $t8", 0xfff45fff, t0, t8); in main() 564 TESTDSPINST_RD_RT_DSPC("absq_s.qb $t0, $t8", 0xc4dbfe20, t0, t8); in main() 572 TESTDSPINST_RD_RT_DSPC("absq_s.qb $t0, $t8", 0x8f8f8f80, t0, t8); in main() 580 TESTDSPINST_RD_RT_DSPC("absq_s.qb $t0, $t8", 0xbc80f924, t0, t8); in main() 588 TESTDSPINST_RD_RT_DSPC("absq_s.qb $t0, $t8", 0x73f39fca, t0, t8); in main() 603 t2, t4, t8); in main() 605 t0, t8, t0); in main() 617 t2, t4, t8); in main() 619 t0, t8, t0); in main() 633 t2, t4, t8); in main() [all …]
|
D | branches.c | 269 TESTINST1(22, t8); in main() 295 TESTINST2(22, t8); in main() 321 TESTINST3(22, t8); in main() 339 TESTINST4("beq", 14, -1, 0x5, v0, t9, t8); in main() 340 TESTINST4("beq", 15, -1, -1, t9, t8, a3); in main() 357 TESTINST4("bne", 14, -1, 0x5, v0, t9, t8); in main() 358 TESTINST4("bne", 15, -1, -1, t9, t8, a3); in main() 376 TESTINST5("beqz", 15, -1, t9, t8); in main() 394 TESTINST5("bgez", 15, -1, t9, t8); in main() 412 TESTINST5("bgtz", 15, -1, t9, t8); in main() [all …]
|
D | mips32_dsp.stdout.exp-LE | 8 absq_s.ph $t0, $t8 :: rd 0x000c5fff rt 0xfff45fff DSPControl 0x0 16 absq_s.ph $t0, $t8 :: rd 0x3b2501e0 rt 0xc4dbfe20 DSPControl 0x0 24 absq_s.ph $t0, $t8 :: rd 0x70717080 rt 0x8f8f8f80 DSPControl 0x0 32 absq_s.ph $t0, $t8 :: rd 0x438006dc rt 0xbc80f924 DSPControl 0x0 40 absq_s.ph $t0, $t8 :: rd 0x73f36036 rt 0x73f39fca DSPControl 0x0 53 absq_s.w $t0, $t8 :: rd 0x000ba001 rt 0xfff45fff DSPControl 0x0 61 absq_s.w $t0, $t8 :: rd 0x3b2401e0 rt 0xc4dbfe20 DSPControl 0x0 69 absq_s.w $t0, $t8 :: rd 0x70707080 rt 0x8f8f8f80 DSPControl 0x0 77 absq_s.w $t0, $t8 :: rd 0x437f06dc rt 0xbc80f924 DSPControl 0x0 85 absq_s.w $t0, $t8 :: rd 0x73f39fca rt 0x73f39fca DSPControl 0x0 [all …]
|
D | mips32_dsp.stdout.exp-BE | 8 absq_s.ph $t0, $t8 :: rd 0x000c5fff rt 0xfff45fff DSPControl 0x0 16 absq_s.ph $t0, $t8 :: rd 0x3b2501e0 rt 0xc4dbfe20 DSPControl 0x0 24 absq_s.ph $t0, $t8 :: rd 0x70717080 rt 0x8f8f8f80 DSPControl 0x0 32 absq_s.ph $t0, $t8 :: rd 0x438006dc rt 0xbc80f924 DSPControl 0x0 40 absq_s.ph $t0, $t8 :: rd 0x73f36036 rt 0x73f39fca DSPControl 0x0 53 absq_s.w $t0, $t8 :: rd 0x000ba001 rt 0xfff45fff DSPControl 0x0 61 absq_s.w $t0, $t8 :: rd 0x3b2401e0 rt 0xc4dbfe20 DSPControl 0x0 69 absq_s.w $t0, $t8 :: rd 0x70707080 rt 0x8f8f8f80 DSPControl 0x0 77 absq_s.w $t0, $t8 :: rd 0x437f06dc rt 0xbc80f924 DSPControl 0x0 85 absq_s.w $t0, $t8 :: rd 0x73f39fca rt 0x73f39fca DSPControl 0x0 [all …]
|
/external/llvm/test/CodeGen/X86/ |
D | vec_ins_extract-1.ll | 6 define i32 @t0(i32 inreg %t7, <4 x i32> inreg %t8) nounwind { 7 %t13 = insertelement <4 x i32> %t8, i32 76, i32 %t7 11 define i32 @t1(i32 inreg %t7, <4 x i32> inreg %t8) nounwind { 12 %t13 = insertelement <4 x i32> %t8, i32 76, i32 0 16 define <4 x i32> @t2(i32 inreg %t7, <4 x i32> inreg %t8) nounwind { 17 %t9 = extractelement <4 x i32> %t8, i32 %t7 18 %t13 = insertelement <4 x i32> %t8, i32 %t9, i32 0 21 define <4 x i32> @t3(i32 inreg %t7, <4 x i32> inreg %t8) nounwind { 22 %t9 = extractelement <4 x i32> %t8, i32 0 23 %t13 = insertelement <4 x i32> %t8, i32 %t9, i32 %t7
|
D | masked-iv-unsafe.ll | 27 %t8 = fmul double %t7, 4.5 28 store double %t8, double* %t6 55 %t8 = fmul double %t7, 4.5 56 store double %t8, double* %t6 85 %t8 = fmul double %t7, 4.5 86 store double %t8, double* %t6 115 %t8 = fmul double %t7, 4.5 116 store double %t8, double* %t6 143 %t8 = fmul double %t7, 4.5 144 store double %t8, double* %t6 [all …]
|
D | masked-iv-safe.ll | 29 %t8 = fmul double %t7, 4.5 30 store double %t8, double* %t6 62 %t8 = fmul double %t7, 4.5 63 store double %t8, double* %t6 97 %t8 = fmul double %t7, 4.5 98 store double %t8, double* %t6 132 %t8 = fmul double %t7, 4.5 133 store double %t8, double* %t6 165 %t8 = fmul double %t7, 4.5 166 store double %t8, double* %t6 [all …]
|
/external/valgrind/VEX/orig_ppc32/ |
D | date.orig | 21 11: GETL R1, t8 22 12: STL t6, (t8) 55 12: GETL R11, t8 56 13: PUTL t8, CTR 253 8: LDL (t6), t8 254 9: PUTL t8, R8 366 12: MOVL $0x6FFF0000, t8 367 13: PUTL t8, R29 444 9: LDL (t6), t8 445 10: PUTL t8, R11 [all …]
|
D | return0.orig | 21 11: GETL R1, t8 22 12: STL t6, (t8) 55 12: GETL R11, t8 56 13: PUTL t8, CTR 253 8: LDL (t6), t8 254 9: PUTL t8, R8 366 12: MOVL $0x6FFF0000, t8 367 13: PUTL t8, R29 444 9: LDL (t6), t8 445 10: PUTL t8, R11 [all …]
|
/external/skia/src/opts/ |
D | SkBlitRow_opts_mips_dsp.cpp | 122 register int32_t t7, t8, t9, s0, s1, s2, s3; in S32A_D565_Opaque_Dither_mips_dsp() local 233 [t8]"=&r"(t8), [t9]"=&r"(t9), [s0]"=&r"(s0), [s1]"=&r"(s1), in S32A_D565_Opaque_Dither_mips_dsp() 270 register uint32_t t6, t7, t8, t9, s0; in S32_D565_Opaque_Dither_mips_dsp() local 361 [t7]"=&r"(t7), [t8]"=&r"(t8), [t9]"=&r"(t9), [s0]"=&r"(s0) in S32_D565_Opaque_Dither_mips_dsp() 550 register uint32_t t0, t1, t2, t3, t4, t5, t6, t7, t8; in S32A_D565_Opaque_mips_dsp() local 643 [t7]"=&r"(t7), [t8]"=&r"(t8) in S32A_D565_Opaque_mips_dsp() 661 register uint32_t t0, t1, t2, t3, t4, t5, t6, t7, t8, t9; in S32A_D565_Blend_mips_dsp() local 745 [t6]"=&r"(t6), [t7]"=&r"(t7), [t8]"=&r"(t8), [t9]"=&r"(t9) in S32A_D565_Blend_mips_dsp()
|
/external/libvorbis/lib/ |
D | smallft.c | 276 int t0,t1,t2,t3,t4,t5,t6,t7,t8,t9,t10; in dradfg() local 446 t8=t4; in dradfg() 449 ch2[t6++]+=ar2*c2[t8++]; in dradfg() 525 t8=t4; in dradfg() 530 cc[i+t7-1]=ch[i+t8-1]+ch[i+t9-1]; in dradfg() 531 cc[ic+t6-1]=ch[i+t8-1]-ch[i+t9-1]; in dradfg() 532 cc[i+t7]=ch[i+t8]+ch[i+t9]; in dradfg() 533 cc[ic+t6]=ch[i+t9]-ch[i+t8]; in dradfg() 537 t8+=ido; in dradfg() 557 t8=i+t4; in dradfg() [all …]
|
/external/speex/libspeex/ |
D | smallft.c | 278 int t0,t1,t2,t3,t4,t5,t6,t7,t8,t9,t10; in dradfg() local 448 t8=t4; in dradfg() 451 ch2[t6++]+=ar2*c2[t8++]; in dradfg() 527 t8=t4; in dradfg() 532 cc[i+t7-1]=ch[i+t8-1]+ch[i+t9-1]; in dradfg() 533 cc[ic+t6-1]=ch[i+t8-1]-ch[i+t9-1]; in dradfg() 534 cc[i+t7]=ch[i+t8]+ch[i+t9]; in dradfg() 535 cc[ic+t6]=ch[i+t9]-ch[i+t8]; in dradfg() 539 t8+=ido; in dradfg() 559 t8=i+t4; in dradfg() [all …]
|
/external/jpeg/ |
D | mips_idct_le.S | 57 # $t8 - coefficients, temp 142 lw $t8, 4($at) # FIX(1.414213562) 158 mulq_rs.ph $s6, $s6, $t8 # ... tmp12 ... 208 mulq_rs.ph $s5, $s5, $t8 # ... tmp11 210 lw $t8, 8($at) # FIX(1.847759065) 216 mulq_rs.ph $v1, $v1, $t8 # ... z5 220 lw $t8, 12($at) # FIX(-2.613125930) 223 mulq_rs.ph $v0, $v0, $t8 # tmp12 ... 298 # $t8 - coefficients, temp 398 lw $t8, 4($at) # FIX(1.414213562) [all …]
|
/external/v8/src/mips/ |
D | macro-assembler-mips.cc | 175 DCHECK(!AreAliased(value, dst, t8, object)); in RecordWriteField() 192 And(t8, dst, Operand((1 << kPointerSizeLog2) - 1)); in RecordWriteField() 193 Branch(&ok, eq, t8, Operand(zero_reg)); in RecordWriteField() 305 DCHECK(!AreAliased(object, address, value, t8)); in RecordWrite() 383 li(t8, Operand(store_buffer)); in RememberedSetHelper() 384 lw(scratch, MemOperand(t8)); in RememberedSetHelper() 389 sw(scratch, MemOperand(t8)); in RememberedSetHelper() 392 And(t8, scratch, Operand(StoreBuffer::kStoreBufferOverflowBit)); in RememberedSetHelper() 394 Branch(&done, eq, t8, Operand(zero_reg)); in RememberedSetHelper() 397 Ret(eq, t8, Operand(zero_reg)); in RememberedSetHelper() [all …]
|
D | codegen-mips.cc | 128 __ xor_(t8, a1, a0); in CreateMemCopyUint8Function() 129 __ andi(t8, t8, loadstore_chunk - 1); // t8 is a0/a1 word-displacement. in CreateMemCopyUint8Function() 130 __ bne(t8, zero_reg, &unaligned); in CreateMemCopyUint8Function() 138 __ lwr(t8, MemOperand(a1)); in CreateMemCopyUint8Function() 140 __ swr(t8, MemOperand(a0)); in CreateMemCopyUint8Function() 143 __ lwl(t8, MemOperand(a1)); in CreateMemCopyUint8Function() 145 __ swl(t8, MemOperand(a0)); in CreateMemCopyUint8Function() 153 __ andi(t8, a2, 0x3f); in CreateMemCopyUint8Function() 154 __ beq(a2, t8, &chkw); // Less than 64? in CreateMemCopyUint8Function() 155 __ subu(a3, a2, t8); // In delay slot. in CreateMemCopyUint8Function() [all …]
|
/external/llvm/test/CodeGen/Mips/ |
D | llcarry.ll | 18 ; 16: move ${{[0-9]+}}, $t8 31 ; 16: move ${{[0-9]+}}, $t8 44 ; 16: move ${{[0-9]+}}, $t8
|
/external/compiler-rt/test/asan/TestCases/ |
D | stack-overflow.cc | 37 int t0, t1, t2, t3, t4, t5, t6, t7, t8, t9, t10, t11, t12, t13; in recursive_func() 46 t8 = z8; in recursive_func() 61 z8 = t8; in recursive_func()
|
/external/llvm/test/Transforms/Reassociate/ |
D | mightymul.ll | 13 %t8 = mul i32 %t7, %t7 14 %t9 = mul i32 %t8, %t8
|
D | fast-mightymul.ll | 13 %t8 = fmul fast float %t7, %t7 14 %t9 = fmul fast float %t8, %t8
|
/external/v8/src/mips64/ |
D | macro-assembler-mips64.cc | 178 DCHECK(!AreAliased(value, dst, t8, object)); in RecordWriteField() 195 And(t8, dst, Operand((1 << kPointerSizeLog2) - 1)); in RecordWriteField() 196 Branch(&ok, eq, t8, Operand(zero_reg)); in RecordWriteField() 308 DCHECK(!AreAliased(object, address, value, t8)); in RecordWrite() 386 li(t8, Operand(store_buffer)); in RememberedSetHelper() 387 ld(scratch, MemOperand(t8)); in RememberedSetHelper() 392 sd(scratch, MemOperand(t8)); in RememberedSetHelper() 395 And(t8, scratch, Operand(StoreBuffer::kStoreBufferOverflowBit)); in RememberedSetHelper() 396 DCHECK(!scratch.is(t8)); in RememberedSetHelper() 398 Branch(&done, eq, t8, Operand(zero_reg)); in RememberedSetHelper() [all …]
|
D | codegen-mips64.cc | 135 __ xor_(t8, a1, a0); in CreateMemCopyUint8Function() 136 __ andi(t8, t8, loadstore_chunk - 1); // t8 is a0/a1 word-displacement. in CreateMemCopyUint8Function() 137 __ bne(t8, zero_reg, &unaligned); in CreateMemCopyUint8Function() 144 __ lwr(t8, MemOperand(a1)); in CreateMemCopyUint8Function() 146 __ swr(t8, MemOperand(a0)); in CreateMemCopyUint8Function() 154 __ andi(t8, a2, 0x3f); in CreateMemCopyUint8Function() 155 __ beq(a2, t8, &chkw); // Less than 64? in CreateMemCopyUint8Function() 156 __ subu(a3, a2, t8); // In delay slot. in CreateMemCopyUint8Function() 230 __ mov(a2, t8); in CreateMemCopyUint8Function() 237 __ andi(t8, a2, 0x1f); in CreateMemCopyUint8Function() [all …]
|
/external/llvm/test/Analysis/ScalarEvolution/ |
D | nsw-offset.ll | 47 ; CHECK: %t8 = sext i32 %t7 to i64 49 %t8 = sext i32 %t7 to i64 ; <i64> [#uses=1] 51 ; CHECK: %t9 = getelementptr inbounds double, double* %q, i64 %t8 53 %t9 = getelementptr inbounds double, double* %q, i64 %t8 ; <double*> [#uses=1]
|
/external/llvm/test/Transforms/InstCombine/ |
D | lshr-phi.ll | 17 %k.04 = phi i32 [ 0, %entry ], [ %t8, %bb ] ; <i32> [#uses=2] 25 %t8 = and i32 %t7, 16383 ; <i32> [#uses=2] 33 %k.0.lcssa = phi i32 [ 0, %entry ], [ %t8, %bb ] ; <i32> [#uses=1]
|
/external/llvm/test/CodeGen/AArch64/ |
D | arm64-leaf.ll | 4 define void @t8() nounwind ssp { 5 ; CHECK-LABEL: t8:
|