Home
last modified time | relevance | path

Searched refs:S2 (Results 1 – 16 of 16) sorted by relevance

/art/compiler/utils/arm/
Dmanaged_register_arm_test.cc146 EXPECT_EQ(S2, reg.AsOverlappingDRegisterLow()); in TEST()
148 EXPECT_TRUE(reg.Equals(ArmManagedRegister::FromSRegisterPair(S2))); in TEST()
466 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST()
488 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST()
510 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST()
532 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST()
554 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST()
576 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST()
598 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST()
620 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST()
[all …]
/art/compiler/jni/quick/mips64/
Dcalling_convention_mips64.cc129 callee_save_regs_.push_back(Mips64ManagedRegister::FromGpuRegister(S2)); in Mips64JniCallingConvention()
142 result = 1 << S2 | 1 << S3 | 1 << S4 | 1 << S5 | 1 << S6 | 1 << S7 | 1 << GP | 1 << S8 | 1 << RA; in CoreSpillMask()
/art/runtime/arch/arm/
Dregisters_arm.h59 S2 = 2, enumerator
Dcontext_arm.cc83 fprs_[S2] = nullptr; in SmashCallerSaves()
Dquick_method_frame_info_arm.h41 (1 << art::arm::S0) | (1 << art::arm::S1) | (1 << art::arm::S2) | (1 << art::arm::S3) |
/art/runtime/arch/mips/
Dregisters_mips.h48 S2 = 18, enumerator
Dquick_method_frame_info_mips.h29 (1 << art::mips::S2) | (1 << art::mips::S3) | (1 << art::mips::S4) | (1 << art::mips::S5) |
/art/runtime/arch/mips64/
Dregisters_mips64.h48 S2 = 18, enumerator
Dquick_method_frame_info_mips64.h29 (1 << art::mips64::S2) | (1 << art::mips64::S3) | (1 << art::mips64::S4) |
/art/compiler/utils/
Dassembler_thumb_test.cc927 __ vmovs(S1, S2); in TEST()
942 __ vadds(S0, S1, S2); in TEST()
943 __ vsubs(S0, S1, S2); in TEST()
944 __ vmuls(S0, S1, S2); in TEST()
945 __ vmlas(S0, S1, S2); in TEST()
946 __ vmlss(S0, S1, S2); in TEST()
947 __ vdivs(S0, S1, S2); in TEST()
973 __ vcvtsd(S2, D2); in TEST()
974 __ vcvtds(D2, S2); in TEST()
976 __ vcvtis(S1, S2); in TEST()
[all …]
/art/compiler/utils/arm64/
Dmanaged_register_arm64_test.cc388 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
410 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
432 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
452 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
470 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
491 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
512 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
535 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
558 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
581 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST()
[all …]
/art/runtime/arch/arm64/
Dregisters_arm64.h156 S2 = 2, enumerator
/art/compiler/optimizing/
Dcode_generator_arm.h40 { S0, S1, S2, S3, S4, S5, S6, S7, S8, S9, S10, S11, S12, S13, S14, S15 };
48 static constexpr SRegister kRuntimeParameterFpuRegisters[] = { S0, S1, S2, S3 };
Dcode_generator_mips64.h59 { S0, S1, S2, S3, S4, S5, S6, S7, GP, S8, RA }; // TODO: review
/art/compiler/jni/quick/arm64/
Dcalling_convention_arm64.cc38 S0, S1, S2, S3, S4, S5, S6, S7
/art/compiler/jni/quick/arm/
Dcalling_convention_arm.cc31 S0, S1, S2, S3, S4, S5, S6, S7, S8, S9, S10, S11, S12, S13, S14, S15