/art/compiler/utils/arm/ |
D | managed_register_arm_test.cc | 146 EXPECT_EQ(S2, reg.AsOverlappingDRegisterLow()); in TEST() 148 EXPECT_TRUE(reg.Equals(ArmManagedRegister::FromSRegisterPair(S2))); in TEST() 466 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST() 488 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST() 510 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST() 532 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST() 554 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST() 576 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST() 598 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST() 620 EXPECT_TRUE(!reg.Overlaps(ArmManagedRegister::FromSRegister(S2))); in TEST() [all …]
|
/art/compiler/jni/quick/mips64/ |
D | calling_convention_mips64.cc | 129 callee_save_regs_.push_back(Mips64ManagedRegister::FromGpuRegister(S2)); in Mips64JniCallingConvention() 142 result = 1 << S2 | 1 << S3 | 1 << S4 | 1 << S5 | 1 << S6 | 1 << S7 | 1 << GP | 1 << S8 | 1 << RA; in CoreSpillMask()
|
/art/runtime/arch/arm/ |
D | registers_arm.h | 59 S2 = 2, enumerator
|
D | context_arm.cc | 83 fprs_[S2] = nullptr; in SmashCallerSaves()
|
D | quick_method_frame_info_arm.h | 41 (1 << art::arm::S0) | (1 << art::arm::S1) | (1 << art::arm::S2) | (1 << art::arm::S3) |
|
/art/runtime/arch/mips/ |
D | registers_mips.h | 48 S2 = 18, enumerator
|
D | quick_method_frame_info_mips.h | 29 (1 << art::mips::S2) | (1 << art::mips::S3) | (1 << art::mips::S4) | (1 << art::mips::S5) |
|
/art/runtime/arch/mips64/ |
D | registers_mips64.h | 48 S2 = 18, enumerator
|
D | quick_method_frame_info_mips64.h | 29 (1 << art::mips64::S2) | (1 << art::mips64::S3) | (1 << art::mips64::S4) |
|
/art/compiler/utils/ |
D | assembler_thumb_test.cc | 927 __ vmovs(S1, S2); in TEST() 942 __ vadds(S0, S1, S2); in TEST() 943 __ vsubs(S0, S1, S2); in TEST() 944 __ vmuls(S0, S1, S2); in TEST() 945 __ vmlas(S0, S1, S2); in TEST() 946 __ vmlss(S0, S1, S2); in TEST() 947 __ vdivs(S0, S1, S2); in TEST() 973 __ vcvtsd(S2, D2); in TEST() 974 __ vcvtds(D2, S2); in TEST() 976 __ vcvtis(S1, S2); in TEST() [all …]
|
/art/compiler/utils/arm64/ |
D | managed_register_arm64_test.cc | 388 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() 410 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() 432 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() 452 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() 470 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() 491 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() 512 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() 535 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() 558 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() 581 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromSRegister(S2))); in TEST() [all …]
|
/art/runtime/arch/arm64/ |
D | registers_arm64.h | 156 S2 = 2, enumerator
|
/art/compiler/optimizing/ |
D | code_generator_arm.h | 40 { S0, S1, S2, S3, S4, S5, S6, S7, S8, S9, S10, S11, S12, S13, S14, S15 }; 48 static constexpr SRegister kRuntimeParameterFpuRegisters[] = { S0, S1, S2, S3 };
|
D | code_generator_mips64.h | 59 { S0, S1, S2, S3, S4, S5, S6, S7, GP, S8, RA }; // TODO: review
|
/art/compiler/jni/quick/arm64/ |
D | calling_convention_arm64.cc | 38 S0, S1, S2, S3, S4, S5, S6, S7
|
/art/compiler/jni/quick/arm/ |
D | calling_convention_arm.cc | 31 S0, S1, S2, S3, S4, S5, S6, S7, S8, S9, S10, S11, S12, S13, S14, S15
|