/external/libopus/celt/arm/ |
D | celt_pitch_xcorr_arm.s | 121 ADDS r12, r12, #2 140 ADDS r12, r12, #1 306 ADDS r2, r2, #4 388 ADDS r12, r12, #4 435 ADDS r1, r1, #2 461 ADDS r12, r12, #2 474 ADDS r12, r12, #1 500 ADDS r1, r1, #1 522 ADDS r12, r12, #2 529 ADDS r12, r12, #1
|
/external/valgrind/none/tests/mips32/ |
D | FPUarithmetic.c | 6 ADDS, ADDD, enumerator 145 case ADDS: in arithmeticOperations()
|
/external/tremolo/Tremolo/ |
D | bitwiseARM.s | 68 ADDS r10,r2,r1 @ r10= bitsLeftInSegment + bits (i.e. 151 ADDS r14,r14,r10 @ r14= length in bits-bits to skip 196 ADDS r10,r10,r2 @ r10= bits left in word after skip 200 ADDS r2,r2,r12,LSL #3 @ r2 = length in bits after advance 260 ADDS r10,r2,r1 @ r10= bitsLeftInSegment + bits (i.e. 391 ADDS r14,r14,r10 @ r14= length in bits-bits to skip
|
D | dpen.s | 102 ADDS r1, r1, #1 @ r1 = i-read++ (i-read<0 => i<read) 127 ADDS r1, r1, #1 @ r1 = i++ 159 ADDS r1, r1, #1 @ r1 = i-read++ (i-read<0 => i<read) 185 ADDS r1, r1, #1 @ r1 = i++ 217 ADDS r1, r1, #1 @ r1 = i-read++ (i-read<0 => i<read)
|
D | mdctLARM.s | 92 ADDS r1, r1, #16 160 ADDS r1, r1, #16 282 ADDS r0, r0, #8
|
D | mdctARM.s | 94 ADDS r1, r1, #16 162 ADDS r1, r1, #16 281 ADDS r0, r0, #8
|
/external/valgrind/VEX/priv/ |
D | guest_mips_defs.h | 92 CVTLD, CVTSL, ADDS, ADDD, enumerator
|
D | guest_mips_helpers.c | 1295 case ADDS: in mips_dirtyhelper_calculate_FCSR_fp32() 1414 case ADDS: in mips_dirtyhelper_calculate_FCSR_fp64()
|
D | guest_mips_toIR.c | 12797 calculateFCSR(fs, ft, ADDS, True, 2); in disInstr_MIPS_WRK()
|
/external/v8/src/arm64/ |
D | constants-arm64.h | 434 ADDS = ADD | AddSubSetFlagsBit, enumerator 441 V(ADDS), \ 486 ADCS_w = AddSubWithCarryFixed | ADDS, 487 ADCS_x = AddSubWithCarryFixed | ADDS | SixtyFourBits,
|
D | simulator-arm64.cc | 1372 case ADDS: { in AddSubHelper()
|
/external/valgrind/none/tests/mips64/ |
D | fpu_arithmetic.c | 27 case ADDS: in arithmeticOperations()
|
D | macro_fpu.h | 4 ABSS=0, ABSD, ADDS, ADDD, enumerator
|
/external/vixl/src/vixl/a64/ |
D | constants-a64.h | 458 ADDS = ADD | AddSubSetFlagsBit, enumerator 465 V(ADDS), \ 510 ADCS_w = AddSubWithCarryFixed | ADDS, 511 ADCS_x = AddSubWithCarryFixed | ADDS | SixtyFourBits,
|
D | simulator-a64.cc | 913 case ADDS: { in AddSubHelper()
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64ISelLowering.h | 55 ADDS, enumerator
|
D | AArch64ISelLowering.cpp | 798 case AArch64ISD::ADDS: return "AArch64ISD::ADDS"; in getTargetNodeName() 1146 Opcode = AArch64ISD::ADDS; in emitComparison() 1277 Opc = AArch64ISD::ADDS; in getAArch64XALUOOp() 1281 Opc = AArch64ISD::ADDS; in getAArch64XALUOOp() 1458 Opc = AArch64ISD::ADDS; in LowerADDC_ADDE_SUBC_SUBE() 8567 if (CmpOpc != AArch64ISD::ADDS && CmpOpc != AArch64ISD::SUBS) in performBRCONDCombine()
|
D | AArch64InstrInfo.td | 155 def AArch64add_flag : SDNode<"AArch64ISD::ADDS", SDTBinaryArithWithFlagsOut, 582 defm ADDS : AddSubS<0, "adds", AArch64add_flag, "cmn">;
|
/external/pcre/dist/sljit/ |
D | sljitNativeARM_T2_32.c | 91 #define ADDS 0x1800 macro 731 return push_inst16(compiler, ADDS | RD3(dst) | RN3(arg1) | RM3(arg2)); in emit_op_imm()
|
/external/llvm/test/MC/AArch64/ |
D | arm64-aliases.s | 58 ; ADDS to WZR/XZR is a CMN
|
/external/llvm/lib/Target/ARM/ |
D | ARMInstrInfo.td | 3410 // Currently, ADDS/SUBS are pseudo opcodes that exist only in the 3415 // FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen 3418 defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
|
/external/llvm/test/MC/Disassembler/ARM/ |
D | basic-arm-instructions.txt | 178 # ADDS
|
/external/vixl/doc/ |
D | supported-instructions.md | 39 ### ADDS ### subsection
|
/external/llvm/test/MC/ARM/ |
D | basic-arm-instructions.s | 302 @ ADDS
|