Home
last modified time | relevance | path

Searched refs:DSLL (Results 1 – 15 of 15) sorted by relevance

/external/llvm/test/CodeGen/Mips/
Dfcopysign-f32-f64.ll41 ; 64-DAG: dsll $[[DSLL:[0-9]+]], $[[SLL]], 63
42 ; 64: or $[[OR:[0-9]+]], $[[AND0]], $[[DSLL]]
/external/pcre/dist/sljit/
DsljitNativeMIPS_64.c85 ins = (shift == 32) ? DSLL32 : DSLL; in load_immediate()
113 FAIL_IF(push_inst(compiler, DSLL | TA(dst_ar) | DA(dst_ar) | SH_IMM(shift - shift2), dst_ar)); in load_immediate()
115 FAIL_IF(push_inst(compiler, DSLL | TA(dst_ar) | DA(dst_ar) | SH_IMM(shift2), dst_ar)); in load_immediate()
239 …FAIL_IF(push_inst(compiler, SELECT_OP(DSLL, SLL) | T(TMP_REG1) | D(TMP_REG1) | SH_IMM(1), UNMOVABL… in emit_single_op()
423 EMIT_SHIFT(DSLL, DSLL32, SLL, DSLLV, SLLV); in emit_single_op()
443 FAIL_IF(push_inst(compiler, DSLL | T(dst) | D(dst) | SH_IMM(16), DR(dst))); in emit_const()
445 FAIL_IF(push_inst(compiler, DSLL | T(dst) | D(dst) | SH_IMM(16), DR(dst))); in emit_const()
DsljitNativeMIPS_common.c130 #define DSLL (HI(0) | LO(56)) macro
194 #define SLL_W DSLL
/external/valgrind/none/tests/mips64/
Dshift_instructions.c6 DROTR=0, DROTR32, DROTRV, DSLL, enumerator
56 case DSLL: in main()
/external/llvm/lib/Target/Mips/
DMipsAnalyzeImmediate.cpp138 SLL = Mips::DSLL; in Analyze()
DMipsLongBranch.cpp390 BuildMI(*LongBrMBB, Pos, DL, TII->get(Mips::DSLL), Mips::AT_64) in expandToLongBranch()
DMips64InstrInfo.td145 def DSLL : shift_rotate_imm<"dsll", uimm6, GPR64Opnd, II_DSLL, shl, immZExt6>,
/external/v8/src/mips64/
Dconstants-mips64.cc225 case DSLL: in InstructionType()
Dassembler-mips64-inl.h355 (instr2 & kFunctionFieldMask) == DSLL && in IsPatchedReturnSequence()
Dconstants-mips64.h405 DSLL = ((7 << 3) + 0), enumerator
Ddisasm-mips64.cc672 case DSLL: in DecodeTypeRegister()
Dsimulator-mips64.cc1999 case DSLL: in ConfigureTypeRegister()
2676 case DSLL: in DecodeTypeRegister()
Dassembler-mips64.cc1720 GenInstrRegister(SPECIAL, zero_reg, rt, rd, sa, DSLL); in dsll()
/external/llvm/lib/Target/Mips/MCTargetDesc/
DMipsMCCodeEmitter.cpp68 case Mips::DSLL: in LowerLargeShift()
155 case Mips::DSLL: in EncodeInstruction()
/external/llvm/lib/Target/Mips/AsmParser/
DMipsAsmParser.cpp1640 tmpInst.setOpcode(Mips::DSLL); in createShiftOr()