Home
last modified time | relevance | path

Searched refs:sub5 (Results 1 – 18 of 18) sorted by relevance

/external/llvm/test/CodeGen/Mips/
Dstldst.ll28 %sub5 = add nsw i32 %6, -10
32 … getelementptr inbounds ([32 x i8], [32 x i8]* @.str, i32 0, i32 0), i32 %sub5, i32 %add6, i32 %0,…
33 … %1, i32 %add, i32 %add1, i32 %sub, i32 %add2, i32 %add3, i32 %sub4, i32 %sub5, i32 %add6) nounwind
/external/llvm/test/Transforms/LoopUnroll/
D2011-08-08-PhiUpdate.ll9 ; CHECK: %sub5.lcssa = phi i32 [ %sub{{.*}}, %if.else{{.*}} ], [ %sub{{.*}}, %if.else{{.*}} ], [ %s…
20 %sub = phi i32 [ %i, %if.else.lr.ph ], [ %sub5, %if.else ]
21 %sub5 = sub i32 %sub, %j
26 %i.tr = phi i32 [ %i, %entry ], [ %sub5, %if.else ]
/external/llvm/test/Transforms/InstCombine/
Ddiv-shift-crash.ll69 %sub5.i.i.i.i = sub nsw i32 -701565022, %storemerge.i.i.i
70 %.sub5.i.i.i.i = select i1 %cmp.i.i.i.i, i32 -701565022, i32 %sub5.i.i.i.i
74 %div.i.i.i.i = udiv i32 %conv33.i.i.i, %.sub5.i.i.i.i
/external/llvm/test/CodeGen/PowerPC/
D2011-12-05-NoSpillDupCR.ll46 %sub5.us = sub i64 31999, %indvars.iv20
47 %sext = shl i64 %sub5.us, 32
81 %sub5.us.1 = sub i64 31999, %indvars.iv20.1
82 %sext23 = shl i64 %sub5.us.1, 32
103 %sub5.us.2 = sub i64 31999, %indvars.iv20.2
104 %sext24 = shl i64 %sub5.us.2, 32
125 %sub5.us.3 = sub i64 31999, %indvars.iv20.3
126 %sext25 = shl i64 %sub5.us.3, 32
147 %sub5.us.4 = sub i64 31999, %indvars.iv20.4
148 %sext26 = shl i64 %sub5.us.4, 32
/external/clang/test/Sema/
Dtypecheck-binop.c21 int sub5(void *P, int *Q) { in sub5() function
/external/llvm/lib/Target/R600/
DSIRegisterInfo.td85 def SGPR_256 : RegisterTuples<[sub0, sub1, sub2, sub3, sub4, sub5, sub6, sub7],
96 def SGPR_512 : RegisterTuples<[sub0, sub1, sub2, sub3, sub4, sub5, sub6, sub7,
138 def VGPR_256 : RegisterTuples<[sub0, sub1, sub2, sub3, sub4, sub5, sub6, sub7],
149 def VGPR_512 : RegisterTuples<[sub0, sub1, sub2, sub3, sub4, sub5, sub6, sub7,
DAMDGPURegisterInfo.cpp48 AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, AMDGPU::sub8, AMDGPU::sub9, in getSubRegFromChannel()
DSIInstrInfo.cpp311 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, in copyPhysReg()
318 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0 in copyPhysReg()
/external/llvm/test/CodeGen/SystemZ/
Dfp-sub-02.ll111 %sub5 = fsub double %sub4, %val5
112 %sub6 = fsub double %sub5, %val6
Dfp-sub-01.ll111 %sub5 = fsub float %sub4, %val5
112 %sub6 = fsub float %sub5, %val6
Dint-sub-04.ll133 %sub5 = sub i64 %sub4, %val5
134 %sub6 = sub i64 %sub5, %val6
Dint-sub-02.ll173 %sub5 = sub i64 %sub4, %ext5
174 %sub6 = sub i64 %sub5, %ext6
Dint-sub-03.ll173 %sub5 = sub i64 %sub4, %ext5
174 %sub6 = sub i64 %sub5, %ext6
Dint-sub-01.ll168 %sub5 = sub i32 %sub4, %val5
169 %sub6 = sub i32 %sub5, %val6
/external/llvm/test/CodeGen/X86/
Datomic_add.ll213 define void @sub5(i32* nocapture %p) nounwind ssp {
215 ; CHECK-LABEL: sub5:
/external/llvm/test/Analysis/DependenceAnalysis/
DSymbolicRDIV.ll243 %sub5 = sub i64 %j.03, %n1
244 %arrayidx6 = getelementptr inbounds i32, i32* %A, i64 %sub5
DPropagating.ll303 %sub5 = add nsw i64 %mul4, -18
304 …%arrayidx7 = getelementptr inbounds [100 x [100 x i32]], [100 x [100 x i32]]* %A, i64 %sub5, i64 %…
/external/llvm/test/Transforms/LoopVectorize/
Dglobal_alias.ll645 %sub5 = sub nsw i32 %sub4, 1
648 %arrayidx7 = getelementptr inbounds [100 x i32], [100 x i32]* %arrayidx6, i32 0, i32 %sub5