• Home
  • History
  • Annotate
Name Date Size #Lines LOC

..--

AsmPrinter/22-Nov-2023-15,3579,709

SelectionDAG/22-Nov-2023-63,87045,233

AggressiveAntiDepBreaker.cppD22-Nov-202335.3 KiB971664

AggressiveAntiDepBreaker.hD22-Nov-20236.7 KiB18082

AllocationOrder.cppD22-Nov-20231.8 KiB5432

AllocationOrder.hD22-Nov-20232.7 KiB8843

Analysis.cppD22-Nov-202325.5 KiB643386

Android.mkD22-Nov-20233.6 KiB150136

AntiDepBreaker.hD22-Nov-20232.5 KiB6832

AtomicExpandPass.cppD22-Nov-202320.4 KiB565359

BasicTargetTransformInfo.cppD22-Nov-20231.6 KiB3815

BranchFolding.cppD22-Nov-202369.2 KiB1,8711,254

BranchFolding.hD22-Nov-20235.1 KiB148118

CMakeLists.txtD22-Nov-20232.9 KiB130126

CalcSpillWeights.cppD22-Nov-20236.4 KiB196135

CallingConvLower.cppD22-Nov-20239.1 KiB250184

CodeGen.cppD22-Nov-20233.2 KiB8364

CodeGenPrepare.cppD22-Nov-2023175 KiB4,7442,861

CriticalAntiDepBreaker.cppD22-Nov-202327.1 KiB682383

CriticalAntiDepBreaker.hD22-Nov-20234.1 KiB10956

DFAPacketizer.cppD22-Nov-20238.2 KiB226131

DeadMachineInstructionElim.cppD22-Nov-20236.4 KiB181111

DwarfEHPrepare.cppD22-Nov-20238.7 KiB270190

EarlyIfConversion.cppD22-Nov-202328.4 KiB806512

EdgeBundles.cppD22-Nov-20233 KiB9866

ErlangGC.cppD22-Nov-20231.3 KiB4724

ExecutionDepsFix.cppD22-Nov-202326.2 KiB807530

ExpandISelPseudos.cppD22-Nov-20232.5 KiB7647

ExpandPostRAPseudos.cppD22-Nov-20237.1 KiB228158

GCMetadata.cppD22-Nov-20234.7 KiB170117

GCMetadataPrinter.cppD22-Nov-2023649 204

GCRootLowering.cppD22-Nov-202312 KiB355233

GCStrategy.cppD22-Nov-2023807 236

GlobalMerge.cppD22-Nov-202312.7 KiB364220

IfConversion.cppD22-Nov-202359.8 KiB1,6841,182

InlineSpiller.cppD22-Nov-202348.8 KiB1,398926

InterferenceCache.cppD22-Nov-20238.4 KiB250188

InterferenceCache.hD22-Nov-20237 KiB239121

IntrinsicLowering.cppD22-Nov-202321.8 KiB602511

LLVMBuild.txtD22-Nov-2023795 2623

LLVMTargetMachine.cppD22-Nov-20239.9 KiB267168

LatencyPriorityQueue.cppD22-Nov-20235.2 KiB14178

LexicalScopes.cppD22-Nov-202311.2 KiB334240

LiveDebugVariables.cppD22-Nov-202336.2 KiB1,060762

LiveDebugVariables.hD22-Nov-20232.5 KiB7629

LiveInterval.cppD22-Nov-202346 KiB1,434959

LiveIntervalAnalysis.cppD22-Nov-202350.4 KiB1,415970

LiveIntervalUnion.cppD22-Nov-20236.5 KiB206130

LivePhysRegs.cppD22-Nov-20233.3 KiB11676

LiveRangeCalc.cppD22-Nov-202315.8 KiB462299

LiveRangeCalc.hD22-Nov-20239.9 KiB24460

LiveRangeEdit.cppD22-Nov-202313.6 KiB411298

LiveRegMatrix.cppD22-Nov-20236.4 KiB193139

LiveStackAnalysis.cppD22-Nov-20233 KiB9161

LiveVariables.cppD22-Nov-202329.7 KiB832566

LocalStackSlotAllocation.cppD22-Nov-202316.7 KiB427271

MachineBasicBlock.cppD22-Nov-202341.5 KiB1,200824

MachineBlockFrequencyInfo.cppD22-Nov-20236 KiB194145

MachineBlockPlacement.cppD22-Nov-202348.9 KiB1,228773

MachineBranchProbabilityInfo.cppD22-Nov-20234.2 KiB12785

MachineCSE.cppD22-Nov-202325.4 KiB721516

MachineCombiner.cppD22-Nov-202317.5 KiB432281

MachineCopyPropagation.cppD22-Nov-202311.7 KiB347231

MachineDominanceFrontier.cppD22-Nov-20231.7 KiB5534

MachineDominators.cppD22-Nov-20234.1 KiB12870

MachineFunction.cppD22-Nov-202334.8 KiB973683

MachineFunctionAnalysis.cppD22-Nov-20231.7 KiB5735

MachineFunctionPass.cppD22-Nov-20232.3 KiB6336

MachineFunctionPrinterPass.cppD22-Nov-20232.1 KiB6837

MachineInstr.cppD22-Nov-202367.2 KiB1,9541,454

MachineInstrBundle.cppD22-Nov-202310.6 KiB332248

MachineLICM.cppD22-Nov-202353.1 KiB1,471932

MachineLoopInfo.cppD22-Nov-20232.9 KiB8357

MachineModuleInfo.cppD22-Nov-202321.5 KiB616396

MachineModuleInfoImpls.cppD22-Nov-20231.5 KiB4519

MachinePassRegistry.cppD22-Nov-20231.7 KiB5630

MachinePostDominators.cppD22-Nov-20231.7 KiB5630

MachineRegionInfo.cppD22-Nov-20234.1 KiB14188

MachineRegisterInfo.cppD22-Nov-202315.3 KiB444303

MachineSSAUpdater.cppD22-Nov-202312.9 KiB357227

MachineScheduler.cppD22-Nov-2023119.8 KiB3,3242,284

MachineSink.cppD22-Nov-202327.7 KiB762447

MachineTraceMetrics.cppD22-Nov-202349.1 KiB1,322947

MachineVerifier.cppD22-Nov-202365.5 KiB1,8111,422

MakefileD22-Nov-2023719 238

OcamlGC.cppD22-Nov-2023990 3715

OptimizePHIs.cppD22-Nov-20236.3 KiB197132

PHIElimination.cppD22-Nov-202325.8 KiB655417

PHIEliminationUtils.cppD22-Nov-20232.2 KiB6032

PHIEliminationUtils.hD22-Nov-2023944 269

Passes.cppD22-Nov-202329.4 KiB771427

PeepholeOptimizer.cppD22-Nov-202355.6 KiB1,465812

PostRASchedulerList.cppD22-Nov-202323.7 KiB682436

ProcessImplicitDefs.cppD22-Nov-20235.4 KiB169119

PrologEpilogInserter.cppD22-Nov-202338.6 KiB1,017612

PseudoSourceValue.cppD22-Nov-20233.5 KiB12592

README.txtD22-Nov-20236.2 KiB200149

RegAllocBase.cppD22-Nov-20235.6 KiB156104

RegAllocBase.hD22-Nov-20234 KiB11339

RegAllocBasic.cppD22-Nov-202310.2 KiB298187

RegAllocFast.cppD22-Nov-202341.5 KiB1,125813

RegAllocGreedy.cppD22-Nov-202395.2 KiB2,5701,606

RegAllocPBQP.cppD22-Nov-202330.7 KiB890602

RegisterClassInfo.cppD22-Nov-20236.3 KiB182119

RegisterCoalescer.cppD22-Nov-2023110.5 KiB2,9551,850

RegisterCoalescer.hD22-Nov-20234.2 KiB11740

RegisterPressure.cppD22-Nov-202335.3 KiB1,006727

RegisterScavenging.cppD22-Nov-202314.1 KiB446309

ScheduleDAG.cppD22-Nov-202319.9 KiB643486

ScheduleDAGInstrs.cppD22-Nov-202358.2 KiB1,5521,048

ScheduleDAGPrinter.cppD22-Nov-20233.1 KiB9965

ScoreboardHazardRecognizer.cppD22-Nov-20237.9 KiB250166

ShadowStackGC.cppD22-Nov-20231.7 KiB5622

ShadowStackGCLowering.cppD22-Nov-202317 KiB461283

SjLjEHPrepare.cppD22-Nov-202319.3 KiB498340

SlotIndexes.cppD22-Nov-20238.1 KiB251164

SpillPlacement.cppD22-Nov-202313.3 KiB392238

SpillPlacement.hD22-Nov-20236.5 KiB16561

Spiller.hD22-Nov-20231.1 KiB4318

SplitKit.cppD22-Nov-202349.6 KiB1,411952

SplitKit.hD22-Nov-202319.2 KiB472151

StackColoring.cppD22-Nov-202328.2 KiB786489

StackMapLivenessAnalysis.cppD22-Nov-20236 KiB170101

StackMaps.cppD22-Nov-202318.7 KiB547376

StackProtector.cppD22-Nov-202318.2 KiB496302

StackSlotColoring.cppD22-Nov-202315.4 KiB471334

StatepointExampleGC.cppD22-Nov-20232 KiB5625

TailDuplication.cppD22-Nov-202334.8 KiB976698

TargetFrameLoweringImpl.cppD22-Nov-20231.9 KiB5025

TargetInstrInfo.cppD22-Nov-202333.7 KiB949663

TargetLoweringBase.cppD22-Nov-202363.1 KiB1,6471,308

TargetLoweringObjectFileImpl.cppD22-Nov-202336.4 KiB1,054776

TargetOptionsImpl.cppD22-Nov-20232.4 KiB6125

TargetRegisterInfo.cppD22-Nov-202311 KiB305206

TargetSchedule.cppD22-Nov-202311.6 KiB310215

TwoAddressInstructionPass.cppD22-Nov-202363 KiB1,7801,211

UnreachableBlockElim.cppD22-Nov-20236.9 KiB209142

VirtRegMap.cppD22-Nov-202316.5 KiB457320

WinEHPrepare.cppD22-Nov-202371.1 KiB1,7351,111

module.modulemapD22-Nov-202373 21

README.txt

1//===---------------------------------------------------------------------===//
2
3Common register allocation / spilling problem:
4
5        mul lr, r4, lr
6        str lr, [sp, #+52]
7        ldr lr, [r1, #+32]
8        sxth r3, r3
9        ldr r4, [sp, #+52]
10        mla r4, r3, lr, r4
11
12can be:
13
14        mul lr, r4, lr
15        mov r4, lr
16        str lr, [sp, #+52]
17        ldr lr, [r1, #+32]
18        sxth r3, r3
19        mla r4, r3, lr, r4
20
21and then "merge" mul and mov:
22
23        mul r4, r4, lr
24        str r4, [sp, #+52]
25        ldr lr, [r1, #+32]
26        sxth r3, r3
27        mla r4, r3, lr, r4
28
29It also increase the likelihood the store may become dead.
30
31//===---------------------------------------------------------------------===//
32
33bb27 ...
34        ...
35        %reg1037 = ADDri %reg1039, 1
36        %reg1038 = ADDrs %reg1032, %reg1039, %NOREG, 10
37    Successors according to CFG: 0x8b03bf0 (#5)
38
39bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
40    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
41        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>
42
43Note ADDri is not a two-address instruction. However, its result %reg1037 is an
44operand of the PHI node in bb76 and its operand %reg1039 is the result of the
45PHI node. We should treat it as a two-address code and make sure the ADDri is
46scheduled after any node that reads %reg1039.
47
48//===---------------------------------------------------------------------===//
49
50Use local info (i.e. register scavenger) to assign it a free register to allow
51reuse:
52        ldr r3, [sp, #+4]
53        add r3, r3, #3
54        ldr r2, [sp, #+8]
55        add r2, r2, #2
56        ldr r1, [sp, #+4]  <==
57        add r1, r1, #1
58        ldr r0, [sp, #+4]
59        add r0, r0, #2
60
61//===---------------------------------------------------------------------===//
62
63LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
64effects:
65
66R1 = X + 4
67R2 = X + 7
68R3 = X + 15
69
70loop:
71load [i + R1]
72...
73load [i + R2]
74...
75load [i + R3]
76
77Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
78to implement proper re-materialization to handle this:
79
80R1 = X + 4
81R2 = X + 7
82R3 = X + 15
83
84loop:
85R1 = X + 4  @ re-materialized
86load [i + R1]
87...
88R2 = X + 7 @ re-materialized
89load [i + R2]
90...
91R3 = X + 15 @ re-materialized
92load [i + R3]
93
94Furthermore, with re-association, we can enable sharing:
95
96R1 = X + 4
97R2 = X + 7
98R3 = X + 15
99
100loop:
101T = i + X
102load [T + 4]
103...
104load [T + 7]
105...
106load [T + 15]
107//===---------------------------------------------------------------------===//
108
109It's not always a good idea to choose rematerialization over spilling. If all
110the load / store instructions would be folded then spilling is cheaper because
111it won't require new live intervals / registers. See 2003-05-31-LongShifts for
112an example.
113
114//===---------------------------------------------------------------------===//
115
116With a copying garbage collector, derived pointers must not be retained across
117collector safe points; the collector could move the objects and invalidate the
118derived pointer. This is bad enough in the first place, but safe points can
119crop up unpredictably. Consider:
120
121        %array = load { i32, [0 x %obj] }** %array_addr
122        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
123        %old = load %obj** %nth_el
124        %z = div i64 %x, %y
125        store %obj* %new, %obj** %nth_el
126
127If the i64 division is lowered to a libcall, then a safe point will (must)
128appear for the call site. If a collection occurs, %array and %nth_el no longer
129point into the correct object.
130
131The fix for this is to copy address calculations so that dependent pointers
132are never live across safe point boundaries. But the loads cannot be copied
133like this if there was an intervening store, so may be hard to get right.
134
135Only a concurrent mutator can trigger a collection at the libcall safe point.
136So single-threaded programs do not have this requirement, even with a copying
137collector. Still, LLVM optimizations would probably undo a front-end's careful
138work.
139
140//===---------------------------------------------------------------------===//
141
142The ocaml frametable structure supports liveness information. It would be good
143to support it.
144
145//===---------------------------------------------------------------------===//
146
147The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
148revisited. The check is there to work around a misuse of directives in inline
149assembly.
150
151//===---------------------------------------------------------------------===//
152
153It would be good to detect collector/target compatibility instead of silently
154doing the wrong thing.
155
156//===---------------------------------------------------------------------===//
157
158It would be really nice to be able to write patterns in .td files for copies,
159which would eliminate a bunch of explicit predicates on them (e.g. no side
160effects).  Once this is in place, it would be even better to have tblgen
161synthesize the various copy insertion/inspection methods in TargetInstrInfo.
162
163//===---------------------------------------------------------------------===//
164
165Stack coloring improvements:
166
1671. Do proper LiveStackAnalysis on all stack objects including those which are
168   not spill slots.
1692. Reorder objects to fill in gaps between objects.
170   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4
171
172//===---------------------------------------------------------------------===//
173
174The scheduler should be able to sort nearby instructions by their address. For
175example, in an expanded memset sequence it's not uncommon to see code like this:
176
177  movl $0, 4(%rdi)
178  movl $0, 8(%rdi)
179  movl $0, 12(%rdi)
180  movl $0, 0(%rdi)
181
182Each of the stores is independent, and the scheduler is currently making an
183arbitrary decision about the order.
184
185//===---------------------------------------------------------------------===//
186
187Another opportunitiy in this code is that the $0 could be moved to a register:
188
189  movl $0, 4(%rdi)
190  movl $0, 8(%rdi)
191  movl $0, 12(%rdi)
192  movl $0, 0(%rdi)
193
194This would save substantial code size, especially for longer sequences like
195this. It would be easy to have a rule telling isel to avoid matching MOV32mi
196if the immediate has more than some fixed number of uses. It's more involved
197to teach the register allocator how to do late folding to recover from
198excessive register pressure.
199
200