Lines Matching refs:ShiftTy

505     ARM_AM::ShiftOpc ShiftTy;  member
515 ARM_AM::ShiftOpc ShiftTy; member
522 ARM_AM::ShiftOpc ShiftTy; member
1042 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift; in isPostIdxReg()
1163 return PostIdxReg.ShiftTy == ARM_AM::no_shift; in isAM3Offset()
1732 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm))); in addRegShiftedRegOperands()
1743 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm))); in addRegShiftedImmOperands()
2316 PostIdxReg.ShiftTy); in addPostIdxRegShiftedOperands()
2546 Op->RegShiftedReg.ShiftTy = ShTy; in CreateShiftedRegister()
2559 Op->RegShiftedImm.ShiftTy = ShTy; in CreateShiftedImmediate()
2706 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy, in CreatePostIdxReg() argument
2711 Op->PostIdxReg.ShiftTy = ShiftTy; in CreatePostIdxReg()
2813 if (PostIdxReg.ShiftTy != ARM_AM::no_shift) in print()
2814 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " " in print()
2837 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy) in print()
2843 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy) in print()
2979 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase) in tryParseShiftRegister() local
2988 if (ShiftTy == ARM_AM::no_shift) in tryParseShiftRegister()
3005 if (ShiftTy == ARM_AM::rrx) { in tryParseShiftRegister()
3032 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) || in tryParseShiftRegister()
3033 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) { in tryParseShiftRegister()
3040 ShiftTy = ARM_AM::lsl; in tryParseShiftRegister()
3056 if (ShiftReg && ShiftTy != ARM_AM::rrx) in tryParseShiftRegister()
3057 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg, in tryParseShiftRegister()
3061 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm, in tryParseShiftRegister()
4527 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift; in parsePostIdxReg() local
4531 if (parseMemRegOffsetShift(ShiftTy, ShiftImm)) in parsePostIdxReg()
4538 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy, in parsePostIdxReg()
7946 ARM_AM::ShiftOpc ShiftTy; in processInstruction() local
7949 case ARM::ASRr: ShiftTy = ARM_AM::asr; break; in processInstruction()
7950 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break; in processInstruction()
7951 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break; in processInstruction()
7952 case ARM::RORr: ShiftTy = ARM_AM::ror; break; in processInstruction()
7954 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0); in processInstruction()
7971 ARM_AM::ShiftOpc ShiftTy; in processInstruction() local
7974 case ARM::ASRi: ShiftTy = ARM_AM::asr; break; in processInstruction()
7975 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break; in processInstruction()
7976 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break; in processInstruction()
7977 case ARM::RORi: ShiftTy = ARM_AM::ror; break; in processInstruction()
7983 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr)) in processInstruction()
7985 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt); in processInstruction()