Lines Matching refs:isReg
312 bool isReg() const { return Kind == CV_Register; } in isReg() function in __anonfb58bf460111::CountValue
316 assert(isReg() && "Wrong CountValue accessor"); in getReg()
320 assert(isReg() && "Wrong CountValue accessor"); in getSubReg()
329 if (isReg()) { OS << PrintReg(Contents.R.Reg, TRI, Contents.R.Sub); } in print()
642 if (Op1.isReg()) { in getLoopTripCount()
662 if (InitialValue->isReg()) { in getLoopTripCount()
669 if (EndValue->isReg()) { in getLoopTripCount()
696 if (Start->isReg()) { in computeCount()
702 if (End->isReg()) { in computeCount()
709 if (!Start->isReg() && !Start->isImm()) in computeCount()
711 if (!End->isReg() && !End->isImm()) in computeCount()
809 bool RegToImm = Start->isReg() && End->isImm(); // for (reg..imm) in computeCount()
810 bool RegToReg = Start->isReg() && End->isReg(); // for (reg..reg) in computeCount()
847 if (Start->isReg()) { in computeCount()
958 if (!MO.isReg() || !MO.isDef()) in isInvalidLoopOperation()
999 if (!MO.isReg() || !MO.isDef()) in isDead()
1019 if (!OPO.isReg() || !OPO.isDef()) in isDead()
1054 if (!MO.isReg() || !MO.isDef()) in removeIfDead()
1170 if (TripCount->isReg()) { in convertToHardwareLoop()
1206 if (TripCount->isReg()) { in convertToHardwareLoop()
1303 if (MO.isReg() && MO.isUse()) { in orderBumpCompare()
1380 if (!InitVal->isReg()) in loopCountMayWrapOrUnderFlow()
1463 if (!MO.isReg()) in checkForImmediate()
1545 assert(MO.isReg()); in setImmediate()
1664 if (!Cond[CSz-1].isReg()) in fixupInductionVariable()
1682 if (MO.isReg()) { in fixupInductionVariable()
1731 if (MO.isReg() && MO.getReg() == RB.first) { in fixupInductionVariable()
1739 } else if (MO.isReg()) { in fixupInductionVariable()
1797 if (MO.isReg() && MO.getReg() == RB.first) { in fixupInductionVariable()