1//===- MipsMSAInstrInfo.td - MSA ASE instructions -*- tablegen ------------*-=//
2//
3//                     The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes Mips MSA ASE instructions.
11//
12//===----------------------------------------------------------------------===//
13
14def SDT_MipsVecCond : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisVec<1>]>;
15def SDT_VSetCC : SDTypeProfile<1, 3, [SDTCisInt<0>,
16                                      SDTCisInt<1>,
17                                      SDTCisSameAs<1, 2>,
18                                      SDTCisVT<3, OtherVT>]>;
19def SDT_VFSetCC : SDTypeProfile<1, 3, [SDTCisInt<0>,
20                                       SDTCisFP<1>,
21                                       SDTCisSameAs<1, 2>,
22                                       SDTCisVT<3, OtherVT>]>;
23def SDT_VSHF : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisVec<0>,
24                                    SDTCisInt<1>, SDTCisVec<1>,
25                                    SDTCisSameAs<0, 2>, SDTCisSameAs<2, 3>]>;
26def SDT_SHF : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisVec<0>,
27                                   SDTCisVT<1, i32>, SDTCisSameAs<0, 2>]>;
28def SDT_ILV : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisVec<0>,
29                                   SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>]>;
30def SDT_INSVE : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
31                                     SDTCisVT<2, i32>, SDTCisSameAs<0, 3>,
32                                     SDTCisVT<4, i32>]>;
33
34def MipsVAllNonZero : SDNode<"MipsISD::VALL_NONZERO", SDT_MipsVecCond>;
35def MipsVAnyNonZero : SDNode<"MipsISD::VANY_NONZERO", SDT_MipsVecCond>;
36def MipsVAllZero : SDNode<"MipsISD::VALL_ZERO", SDT_MipsVecCond>;
37def MipsVAnyZero : SDNode<"MipsISD::VANY_ZERO", SDT_MipsVecCond>;
38def MipsVSMax : SDNode<"MipsISD::VSMAX", SDTIntBinOp,
39                       [SDNPCommutative, SDNPAssociative]>;
40def MipsVSMin : SDNode<"MipsISD::VSMIN", SDTIntBinOp,
41                       [SDNPCommutative, SDNPAssociative]>;
42def MipsVUMax : SDNode<"MipsISD::VUMAX", SDTIntBinOp,
43                       [SDNPCommutative, SDNPAssociative]>;
44def MipsVUMin : SDNode<"MipsISD::VUMIN", SDTIntBinOp,
45                       [SDNPCommutative, SDNPAssociative]>;
46def MipsVNOR : SDNode<"MipsISD::VNOR", SDTIntBinOp,
47                      [SDNPCommutative, SDNPAssociative]>;
48def MipsVSHF : SDNode<"MipsISD::VSHF", SDT_VSHF>;
49def MipsSHF : SDNode<"MipsISD::SHF", SDT_SHF>;
50def MipsILVEV : SDNode<"MipsISD::ILVEV", SDT_ILV>;
51def MipsILVOD : SDNode<"MipsISD::ILVOD", SDT_ILV>;
52def MipsILVL  : SDNode<"MipsISD::ILVL",  SDT_ILV>;
53def MipsILVR  : SDNode<"MipsISD::ILVR",  SDT_ILV>;
54def MipsPCKEV : SDNode<"MipsISD::PCKEV", SDT_ILV>;
55def MipsPCKOD : SDNode<"MipsISD::PCKOD", SDT_ILV>;
56def MipsINSVE : SDNode<"MipsISD::INSVE", SDT_INSVE>;
57
58def vsetcc : SDNode<"ISD::SETCC", SDT_VSetCC>;
59def vfsetcc : SDNode<"ISD::SETCC", SDT_VFSetCC>;
60
61def MipsVExtractSExt : SDNode<"MipsISD::VEXTRACT_SEXT_ELT",
62    SDTypeProfile<1, 3, [SDTCisPtrTy<2>]>, []>;
63def MipsVExtractZExt : SDNode<"MipsISD::VEXTRACT_ZEXT_ELT",
64    SDTypeProfile<1, 3, [SDTCisPtrTy<2>]>, []>;
65
66def immZExt1Ptr : ImmLeaf<iPTR, [{return isUInt<1>(Imm);}]>;
67def immZExt2Ptr : ImmLeaf<iPTR, [{return isUInt<2>(Imm);}]>;
68def immZExt4Ptr : ImmLeaf<iPTR, [{return isUInt<4>(Imm);}]>;
69def immZExt6Ptr : ImmLeaf<iPTR, [{return isUInt<6>(Imm);}]>;
70
71// Operands
72
73def uimm4_ptr : Operand<iPTR> {
74  let PrintMethod = "printUnsignedImm8";
75}
76
77def uimm6_ptr : Operand<iPTR> {
78  let PrintMethod = "printUnsignedImm8";
79}
80
81def simm5 : Operand<i32>;
82
83def vsplat_uimm1 : Operand<vAny> {
84  let PrintMethod = "printUnsignedImm8";
85}
86
87def vsplat_uimm2 : Operand<vAny> {
88  let PrintMethod = "printUnsignedImm8";
89}
90
91def vsplat_uimm3 : Operand<vAny> {
92  let PrintMethod = "printUnsignedImm8";
93}
94
95def vsplat_uimm4 : Operand<vAny> {
96  let PrintMethod = "printUnsignedImm8";
97}
98
99def vsplat_uimm5 : Operand<vAny> {
100  let PrintMethod = "printUnsignedImm8";
101}
102
103def vsplat_uimm6 : Operand<vAny> {
104  let PrintMethod = "printUnsignedImm8";
105}
106
107def vsplat_uimm8 : Operand<vAny> {
108  let PrintMethod = "printUnsignedImm8";
109}
110
111def vsplat_simm5 : Operand<vAny>;
112
113def vsplat_simm10 : Operand<vAny>;
114
115def immZExt2Lsa : ImmLeaf<i32, [{return isUInt<2>(Imm - 1);}]>;
116
117// Pattern fragments
118def vextract_sext_i8  : PatFrag<(ops node:$vec, node:$idx),
119                                (MipsVExtractSExt node:$vec, node:$idx, i8)>;
120def vextract_sext_i16 : PatFrag<(ops node:$vec, node:$idx),
121                                (MipsVExtractSExt node:$vec, node:$idx, i16)>;
122def vextract_sext_i32 : PatFrag<(ops node:$vec, node:$idx),
123                                (MipsVExtractSExt node:$vec, node:$idx, i32)>;
124def vextract_sext_i64 : PatFrag<(ops node:$vec, node:$idx),
125                                (MipsVExtractSExt node:$vec, node:$idx, i64)>;
126
127def vextract_zext_i8  : PatFrag<(ops node:$vec, node:$idx),
128                                (MipsVExtractZExt node:$vec, node:$idx, i8)>;
129def vextract_zext_i16 : PatFrag<(ops node:$vec, node:$idx),
130                                (MipsVExtractZExt node:$vec, node:$idx, i16)>;
131def vextract_zext_i32 : PatFrag<(ops node:$vec, node:$idx),
132                                (MipsVExtractZExt node:$vec, node:$idx, i32)>;
133def vextract_zext_i64 : PatFrag<(ops node:$vec, node:$idx),
134                                (MipsVExtractZExt node:$vec, node:$idx, i64)>;
135
136def vinsert_v16i8 : PatFrag<(ops node:$vec, node:$val, node:$idx),
137    (v16i8 (vector_insert node:$vec, node:$val, node:$idx))>;
138def vinsert_v8i16 : PatFrag<(ops node:$vec, node:$val, node:$idx),
139    (v8i16 (vector_insert node:$vec, node:$val, node:$idx))>;
140def vinsert_v4i32 : PatFrag<(ops node:$vec, node:$val, node:$idx),
141    (v4i32 (vector_insert node:$vec, node:$val, node:$idx))>;
142def vinsert_v2i64 : PatFrag<(ops node:$vec, node:$val, node:$idx),
143    (v2i64 (vector_insert node:$vec, node:$val, node:$idx))>;
144
145def insve_v16i8 : PatFrag<(ops node:$v1, node:$i1, node:$v2, node:$i2),
146    (v16i8 (MipsINSVE node:$v1, node:$i1, node:$v2, node:$i2))>;
147def insve_v8i16 : PatFrag<(ops node:$v1, node:$i1, node:$v2, node:$i2),
148    (v8i16 (MipsINSVE node:$v1, node:$i1, node:$v2, node:$i2))>;
149def insve_v4i32 : PatFrag<(ops node:$v1, node:$i1, node:$v2, node:$i2),
150    (v4i32 (MipsINSVE node:$v1, node:$i1, node:$v2, node:$i2))>;
151def insve_v2i64 : PatFrag<(ops node:$v1, node:$i1, node:$v2, node:$i2),
152    (v2i64 (MipsINSVE node:$v1, node:$i1, node:$v2, node:$i2))>;
153
154class vfsetcc_type<ValueType ResTy, ValueType OpTy, CondCode CC> :
155  PatFrag<(ops node:$lhs, node:$rhs),
156          (ResTy (vfsetcc (OpTy node:$lhs), (OpTy node:$rhs), CC))>;
157
158// ISD::SETFALSE cannot occur
159def vfsetoeq_v4f32 : vfsetcc_type<v4i32, v4f32, SETOEQ>;
160def vfsetoeq_v2f64 : vfsetcc_type<v2i64, v2f64, SETOEQ>;
161def vfsetoge_v4f32 : vfsetcc_type<v4i32, v4f32, SETOGE>;
162def vfsetoge_v2f64 : vfsetcc_type<v2i64, v2f64, SETOGE>;
163def vfsetogt_v4f32 : vfsetcc_type<v4i32, v4f32, SETOGT>;
164def vfsetogt_v2f64 : vfsetcc_type<v2i64, v2f64, SETOGT>;
165def vfsetole_v4f32 : vfsetcc_type<v4i32, v4f32, SETOLE>;
166def vfsetole_v2f64 : vfsetcc_type<v2i64, v2f64, SETOLE>;
167def vfsetolt_v4f32 : vfsetcc_type<v4i32, v4f32, SETOLT>;
168def vfsetolt_v2f64 : vfsetcc_type<v2i64, v2f64, SETOLT>;
169def vfsetone_v4f32 : vfsetcc_type<v4i32, v4f32, SETONE>;
170def vfsetone_v2f64 : vfsetcc_type<v2i64, v2f64, SETONE>;
171def vfsetord_v4f32 : vfsetcc_type<v4i32, v4f32, SETO>;
172def vfsetord_v2f64 : vfsetcc_type<v2i64, v2f64, SETO>;
173def vfsetun_v4f32  : vfsetcc_type<v4i32, v4f32, SETUO>;
174def vfsetun_v2f64  : vfsetcc_type<v2i64, v2f64, SETUO>;
175def vfsetueq_v4f32 : vfsetcc_type<v4i32, v4f32, SETUEQ>;
176def vfsetueq_v2f64 : vfsetcc_type<v2i64, v2f64, SETUEQ>;
177def vfsetuge_v4f32 : vfsetcc_type<v4i32, v4f32, SETUGE>;
178def vfsetuge_v2f64 : vfsetcc_type<v2i64, v2f64, SETUGE>;
179def vfsetugt_v4f32 : vfsetcc_type<v4i32, v4f32, SETUGT>;
180def vfsetugt_v2f64 : vfsetcc_type<v2i64, v2f64, SETUGT>;
181def vfsetule_v4f32 : vfsetcc_type<v4i32, v4f32, SETULE>;
182def vfsetule_v2f64 : vfsetcc_type<v2i64, v2f64, SETULE>;
183def vfsetult_v4f32 : vfsetcc_type<v4i32, v4f32, SETULT>;
184def vfsetult_v2f64 : vfsetcc_type<v2i64, v2f64, SETULT>;
185def vfsetune_v4f32 : vfsetcc_type<v4i32, v4f32, SETUNE>;
186def vfsetune_v2f64 : vfsetcc_type<v2i64, v2f64, SETUNE>;
187// ISD::SETTRUE cannot occur
188// ISD::SETFALSE2 cannot occur
189// ISD::SETTRUE2 cannot occur
190
191class vsetcc_type<ValueType ResTy, CondCode CC> :
192  PatFrag<(ops node:$lhs, node:$rhs),
193          (ResTy (vsetcc node:$lhs, node:$rhs, CC))>;
194
195def vseteq_v16i8  : vsetcc_type<v16i8, SETEQ>;
196def vseteq_v8i16  : vsetcc_type<v8i16, SETEQ>;
197def vseteq_v4i32  : vsetcc_type<v4i32, SETEQ>;
198def vseteq_v2i64  : vsetcc_type<v2i64, SETEQ>;
199def vsetle_v16i8  : vsetcc_type<v16i8, SETLE>;
200def vsetle_v8i16  : vsetcc_type<v8i16, SETLE>;
201def vsetle_v4i32  : vsetcc_type<v4i32, SETLE>;
202def vsetle_v2i64  : vsetcc_type<v2i64, SETLE>;
203def vsetlt_v16i8  : vsetcc_type<v16i8, SETLT>;
204def vsetlt_v8i16  : vsetcc_type<v8i16, SETLT>;
205def vsetlt_v4i32  : vsetcc_type<v4i32, SETLT>;
206def vsetlt_v2i64  : vsetcc_type<v2i64, SETLT>;
207def vsetule_v16i8 : vsetcc_type<v16i8, SETULE>;
208def vsetule_v8i16 : vsetcc_type<v8i16, SETULE>;
209def vsetule_v4i32 : vsetcc_type<v4i32, SETULE>;
210def vsetule_v2i64 : vsetcc_type<v2i64, SETULE>;
211def vsetult_v16i8 : vsetcc_type<v16i8, SETULT>;
212def vsetult_v8i16 : vsetcc_type<v8i16, SETULT>;
213def vsetult_v4i32 : vsetcc_type<v4i32, SETULT>;
214def vsetult_v2i64 : vsetcc_type<v2i64, SETULT>;
215
216def vsplati8  : PatFrag<(ops node:$e0),
217                        (v16i8 (build_vector node:$e0, node:$e0,
218                                             node:$e0, node:$e0,
219                                             node:$e0, node:$e0,
220                                             node:$e0, node:$e0,
221                                             node:$e0, node:$e0,
222                                             node:$e0, node:$e0,
223                                             node:$e0, node:$e0,
224                                             node:$e0, node:$e0))>;
225def vsplati16 : PatFrag<(ops node:$e0),
226                        (v8i16 (build_vector node:$e0, node:$e0,
227                                             node:$e0, node:$e0,
228                                             node:$e0, node:$e0,
229                                             node:$e0, node:$e0))>;
230def vsplati32 : PatFrag<(ops node:$e0),
231                        (v4i32 (build_vector node:$e0, node:$e0,
232                                             node:$e0, node:$e0))>;
233def vsplati64 : PatFrag<(ops node:$e0),
234                        (v2i64 (build_vector node:$e0, node:$e0))>;
235def vsplatf32 : PatFrag<(ops node:$e0),
236                        (v4f32 (build_vector node:$e0, node:$e0,
237                                             node:$e0, node:$e0))>;
238def vsplatf64 : PatFrag<(ops node:$e0),
239                        (v2f64 (build_vector node:$e0, node:$e0))>;
240
241def vsplati8_elt  : PatFrag<(ops node:$v, node:$i),
242                            (MipsVSHF (vsplati8 node:$i), node:$v, node:$v)>;
243def vsplati16_elt : PatFrag<(ops node:$v, node:$i),
244                            (MipsVSHF (vsplati16 node:$i), node:$v, node:$v)>;
245def vsplati32_elt : PatFrag<(ops node:$v, node:$i),
246                            (MipsVSHF (vsplati32 node:$i), node:$v, node:$v)>;
247def vsplati64_elt : PatFrag<(ops node:$v, node:$i),
248                            (MipsVSHF (vsplati64 node:$i), node:$v, node:$v)>;
249
250class SplatPatLeaf<Operand opclass, dag frag, code pred = [{}],
251                   SDNodeXForm xform = NOOP_SDNodeXForm>
252  : PatLeaf<frag, pred, xform> {
253  Operand OpClass = opclass;
254}
255
256class SplatComplexPattern<Operand opclass, ValueType ty, int numops, string fn,
257                          list<SDNode> roots = [],
258                          list<SDNodeProperty> props = []> :
259  ComplexPattern<ty, numops, fn, roots, props> {
260  Operand OpClass = opclass;
261}
262
263def vsplati8_uimm3 : SplatComplexPattern<vsplat_uimm3, v16i8, 1,
264                                         "selectVSplatUimm3",
265                                         [build_vector, bitconvert]>;
266
267def vsplati8_uimm4 : SplatComplexPattern<vsplat_uimm4, v16i8, 1,
268                                         "selectVSplatUimm4",
269                                         [build_vector, bitconvert]>;
270
271def vsplati8_uimm5 : SplatComplexPattern<vsplat_uimm5, v16i8, 1,
272                                         "selectVSplatUimm5",
273                                         [build_vector, bitconvert]>;
274
275def vsplati8_uimm8 : SplatComplexPattern<vsplat_uimm8, v16i8, 1,
276                                         "selectVSplatUimm8",
277                                         [build_vector, bitconvert]>;
278
279def vsplati8_simm5 : SplatComplexPattern<vsplat_simm5, v16i8, 1,
280                                         "selectVSplatSimm5",
281                                         [build_vector, bitconvert]>;
282
283def vsplati16_uimm3 : SplatComplexPattern<vsplat_uimm3, v8i16, 1,
284                                          "selectVSplatUimm3",
285                                          [build_vector, bitconvert]>;
286
287def vsplati16_uimm4 : SplatComplexPattern<vsplat_uimm4, v8i16, 1,
288                                          "selectVSplatUimm4",
289                                          [build_vector, bitconvert]>;
290
291def vsplati16_uimm5 : SplatComplexPattern<vsplat_uimm5, v8i16, 1,
292                                          "selectVSplatUimm5",
293                                          [build_vector, bitconvert]>;
294
295def vsplati16_simm5 : SplatComplexPattern<vsplat_simm5, v8i16, 1,
296                                          "selectVSplatSimm5",
297                                          [build_vector, bitconvert]>;
298
299def vsplati32_uimm2 : SplatComplexPattern<vsplat_uimm2, v4i32, 1,
300                                          "selectVSplatUimm2",
301                                          [build_vector, bitconvert]>;
302
303def vsplati32_uimm5 : SplatComplexPattern<vsplat_uimm5, v4i32, 1,
304                                          "selectVSplatUimm5",
305                                          [build_vector, bitconvert]>;
306
307def vsplati32_simm5 : SplatComplexPattern<vsplat_simm5, v4i32, 1,
308                                          "selectVSplatSimm5",
309                                          [build_vector, bitconvert]>;
310
311def vsplati64_uimm1 : SplatComplexPattern<vsplat_uimm1, v2i64, 1,
312                                          "selectVSplatUimm1",
313                                          [build_vector, bitconvert]>;
314
315def vsplati64_uimm5 : SplatComplexPattern<vsplat_uimm5, v2i64, 1,
316                                          "selectVSplatUimm5",
317                                          [build_vector, bitconvert]>;
318
319def vsplati64_uimm6 : SplatComplexPattern<vsplat_uimm6, v2i64, 1,
320                                          "selectVSplatUimm6",
321                                          [build_vector, bitconvert]>;
322
323def vsplati64_simm5 : SplatComplexPattern<vsplat_simm5, v2i64, 1,
324                                          "selectVSplatSimm5",
325                                          [build_vector, bitconvert]>;
326
327// Any build_vector that is a constant splat with a value that is an exact
328// power of 2
329def vsplat_uimm_pow2 : ComplexPattern<vAny, 1, "selectVSplatUimmPow2",
330                                      [build_vector, bitconvert]>;
331
332// Any build_vector that is a constant splat with a value that is the bitwise
333// inverse of an exact power of 2
334def vsplat_uimm_inv_pow2 : ComplexPattern<vAny, 1, "selectVSplatUimmInvPow2",
335                                          [build_vector, bitconvert]>;
336
337// Any build_vector that is a constant splat with only a consecutive sequence
338// of left-most bits set.
339def vsplat_maskl_bits : SplatComplexPattern<vsplat_uimm8, vAny, 1,
340                                            "selectVSplatMaskL",
341                                            [build_vector, bitconvert]>;
342
343// Any build_vector that is a constant splat with only a consecutive sequence
344// of right-most bits set.
345def vsplat_maskr_bits : SplatComplexPattern<vsplat_uimm8, vAny, 1,
346                                            "selectVSplatMaskR",
347                                            [build_vector, bitconvert]>;
348
349// Any build_vector that is a constant splat with a value that equals 1
350// FIXME: These should be a ComplexPattern but we can't use them because the
351//        ISel generator requires the uses to have a name, but providing a name
352//        causes other errors ("used in pattern but not operand list")
353def vsplat_imm_eq_1 : PatLeaf<(build_vector), [{
354  APInt Imm;
355  EVT EltTy = N->getValueType(0).getVectorElementType();
356
357  return selectVSplat(N, Imm, EltTy.getSizeInBits()) &&
358         Imm.getBitWidth() == EltTy.getSizeInBits() && Imm == 1;
359}]>;
360
361def vsplati64_imm_eq_1 : PatLeaf<(bitconvert (v4i32 (build_vector))), [{
362  APInt Imm;
363  SDNode *BV = N->getOperand(0).getNode();
364  EVT EltTy = N->getValueType(0).getVectorElementType();
365
366  return selectVSplat(BV, Imm, EltTy.getSizeInBits()) &&
367         Imm.getBitWidth() == EltTy.getSizeInBits() && Imm == 1;
368}]>;
369
370def vbclr_b : PatFrag<(ops node:$ws, node:$wt),
371                      (and node:$ws, (xor (shl vsplat_imm_eq_1, node:$wt),
372                                          immAllOnesV))>;
373def vbclr_h : PatFrag<(ops node:$ws, node:$wt),
374                      (and node:$ws, (xor (shl vsplat_imm_eq_1, node:$wt),
375                                          immAllOnesV))>;
376def vbclr_w : PatFrag<(ops node:$ws, node:$wt),
377                      (and node:$ws, (xor (shl vsplat_imm_eq_1, node:$wt),
378                                          immAllOnesV))>;
379def vbclr_d : PatFrag<(ops node:$ws, node:$wt),
380                      (and node:$ws, (xor (shl (v2i64 vsplati64_imm_eq_1),
381                                               node:$wt),
382                                          (bitconvert (v4i32 immAllOnesV))))>;
383
384def vbneg_b : PatFrag<(ops node:$ws, node:$wt),
385                      (xor node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
386def vbneg_h : PatFrag<(ops node:$ws, node:$wt),
387                      (xor node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
388def vbneg_w : PatFrag<(ops node:$ws, node:$wt),
389                      (xor node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
390def vbneg_d : PatFrag<(ops node:$ws, node:$wt),
391                      (xor node:$ws, (shl (v2i64 vsplati64_imm_eq_1),
392                                          node:$wt))>;
393
394def vbset_b : PatFrag<(ops node:$ws, node:$wt),
395                      (or node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
396def vbset_h : PatFrag<(ops node:$ws, node:$wt),
397                      (or node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
398def vbset_w : PatFrag<(ops node:$ws, node:$wt),
399                      (or node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
400def vbset_d : PatFrag<(ops node:$ws, node:$wt),
401                      (or node:$ws, (shl (v2i64 vsplati64_imm_eq_1),
402                                         node:$wt))>;
403
404def fms : PatFrag<(ops node:$wd, node:$ws, node:$wt),
405                  (fsub node:$wd, (fmul node:$ws, node:$wt))>;
406
407def muladd : PatFrag<(ops node:$wd, node:$ws, node:$wt),
408                     (add node:$wd, (mul node:$ws, node:$wt))>;
409
410def mulsub : PatFrag<(ops node:$wd, node:$ws, node:$wt),
411                     (sub node:$wd, (mul node:$ws, node:$wt))>;
412
413def mul_fexp2 : PatFrag<(ops node:$ws, node:$wt),
414                        (fmul node:$ws, (fexp2 node:$wt))>;
415
416// Immediates
417def immSExt5 : ImmLeaf<i32, [{return isInt<5>(Imm);}]>;
418def immSExt10: ImmLeaf<i32, [{return isInt<10>(Imm);}]>;
419
420// Instruction encoding.
421class ADD_A_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010000>;
422class ADD_A_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010000>;
423class ADD_A_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010000>;
424class ADD_A_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010000>;
425
426class ADDS_A_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010000>;
427class ADDS_A_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010000>;
428class ADDS_A_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010000>;
429class ADDS_A_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010000>;
430
431class ADDS_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010000>;
432class ADDS_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010000>;
433class ADDS_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010000>;
434class ADDS_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010000>;
435
436class ADDS_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010000>;
437class ADDS_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010000>;
438class ADDS_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010000>;
439class ADDS_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010000>;
440
441class ADDV_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001110>;
442class ADDV_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001110>;
443class ADDV_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001110>;
444class ADDV_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001110>;
445
446class ADDVI_B_ENC : MSA_I5_FMT<0b000, 0b00, 0b000110>;
447class ADDVI_H_ENC : MSA_I5_FMT<0b000, 0b01, 0b000110>;
448class ADDVI_W_ENC : MSA_I5_FMT<0b000, 0b10, 0b000110>;
449class ADDVI_D_ENC : MSA_I5_FMT<0b000, 0b11, 0b000110>;
450
451class AND_V_ENC : MSA_VEC_FMT<0b00000, 0b011110>;
452
453class ANDI_B_ENC : MSA_I8_FMT<0b00, 0b000000>;
454
455class ASUB_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010001>;
456class ASUB_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010001>;
457class ASUB_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010001>;
458class ASUB_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010001>;
459
460class ASUB_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010001>;
461class ASUB_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010001>;
462class ASUB_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010001>;
463class ASUB_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010001>;
464
465class AVE_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010000>;
466class AVE_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010000>;
467class AVE_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010000>;
468class AVE_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010000>;
469
470class AVE_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010000>;
471class AVE_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010000>;
472class AVE_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010000>;
473class AVE_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010000>;
474
475class AVER_S_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010000>;
476class AVER_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010000>;
477class AVER_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010000>;
478class AVER_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010000>;
479
480class AVER_U_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010000>;
481class AVER_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010000>;
482class AVER_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010000>;
483class AVER_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010000>;
484
485class BCLR_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001101>;
486class BCLR_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001101>;
487class BCLR_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001101>;
488class BCLR_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001101>;
489
490class BCLRI_B_ENC : MSA_BIT_B_FMT<0b011, 0b001001>;
491class BCLRI_H_ENC : MSA_BIT_H_FMT<0b011, 0b001001>;
492class BCLRI_W_ENC : MSA_BIT_W_FMT<0b011, 0b001001>;
493class BCLRI_D_ENC : MSA_BIT_D_FMT<0b011, 0b001001>;
494
495class BINSL_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b001101>;
496class BINSL_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b001101>;
497class BINSL_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b001101>;
498class BINSL_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b001101>;
499
500class BINSLI_B_ENC : MSA_BIT_B_FMT<0b110, 0b001001>;
501class BINSLI_H_ENC : MSA_BIT_H_FMT<0b110, 0b001001>;
502class BINSLI_W_ENC : MSA_BIT_W_FMT<0b110, 0b001001>;
503class BINSLI_D_ENC : MSA_BIT_D_FMT<0b110, 0b001001>;
504
505class BINSR_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b001101>;
506class BINSR_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b001101>;
507class BINSR_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b001101>;
508class BINSR_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b001101>;
509
510class BINSRI_B_ENC : MSA_BIT_B_FMT<0b111, 0b001001>;
511class BINSRI_H_ENC : MSA_BIT_H_FMT<0b111, 0b001001>;
512class BINSRI_W_ENC : MSA_BIT_W_FMT<0b111, 0b001001>;
513class BINSRI_D_ENC : MSA_BIT_D_FMT<0b111, 0b001001>;
514
515class BMNZ_V_ENC : MSA_VEC_FMT<0b00100, 0b011110>;
516
517class BMNZI_B_ENC : MSA_I8_FMT<0b00, 0b000001>;
518
519class BMZ_V_ENC : MSA_VEC_FMT<0b00101, 0b011110>;
520
521class BMZI_B_ENC : MSA_I8_FMT<0b01, 0b000001>;
522
523class BNEG_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001101>;
524class BNEG_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001101>;
525class BNEG_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001101>;
526class BNEG_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001101>;
527
528class BNEGI_B_ENC : MSA_BIT_B_FMT<0b101, 0b001001>;
529class BNEGI_H_ENC : MSA_BIT_H_FMT<0b101, 0b001001>;
530class BNEGI_W_ENC : MSA_BIT_W_FMT<0b101, 0b001001>;
531class BNEGI_D_ENC : MSA_BIT_D_FMT<0b101, 0b001001>;
532
533class BNZ_B_ENC : MSA_CBRANCH_FMT<0b111, 0b00>;
534class BNZ_H_ENC : MSA_CBRANCH_FMT<0b111, 0b01>;
535class BNZ_W_ENC : MSA_CBRANCH_FMT<0b111, 0b10>;
536class BNZ_D_ENC : MSA_CBRANCH_FMT<0b111, 0b11>;
537
538class BNZ_V_ENC : MSA_CBRANCH_V_FMT<0b01111>;
539
540class BSEL_V_ENC : MSA_VEC_FMT<0b00110, 0b011110>;
541
542class BSELI_B_ENC : MSA_I8_FMT<0b10, 0b000001>;
543
544class BSET_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001101>;
545class BSET_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001101>;
546class BSET_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001101>;
547class BSET_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001101>;
548
549class BSETI_B_ENC : MSA_BIT_B_FMT<0b100, 0b001001>;
550class BSETI_H_ENC : MSA_BIT_H_FMT<0b100, 0b001001>;
551class BSETI_W_ENC : MSA_BIT_W_FMT<0b100, 0b001001>;
552class BSETI_D_ENC : MSA_BIT_D_FMT<0b100, 0b001001>;
553
554class BZ_B_ENC : MSA_CBRANCH_FMT<0b110, 0b00>;
555class BZ_H_ENC : MSA_CBRANCH_FMT<0b110, 0b01>;
556class BZ_W_ENC : MSA_CBRANCH_FMT<0b110, 0b10>;
557class BZ_D_ENC : MSA_CBRANCH_FMT<0b110, 0b11>;
558
559class BZ_V_ENC : MSA_CBRANCH_V_FMT<0b01011>;
560
561class CEQ_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001111>;
562class CEQ_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001111>;
563class CEQ_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001111>;
564class CEQ_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001111>;
565
566class CEQI_B_ENC : MSA_I5_FMT<0b000, 0b00, 0b000111>;
567class CEQI_H_ENC : MSA_I5_FMT<0b000, 0b01, 0b000111>;
568class CEQI_W_ENC : MSA_I5_FMT<0b000, 0b10, 0b000111>;
569class CEQI_D_ENC : MSA_I5_FMT<0b000, 0b11, 0b000111>;
570
571class CFCMSA_ENC : MSA_ELM_CFCMSA_FMT<0b0001111110, 0b011001>;
572
573class CLE_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001111>;
574class CLE_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001111>;
575class CLE_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001111>;
576class CLE_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001111>;
577
578class CLE_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001111>;
579class CLE_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001111>;
580class CLE_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001111>;
581class CLE_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001111>;
582
583class CLEI_S_B_ENC : MSA_I5_FMT<0b100, 0b00, 0b000111>;
584class CLEI_S_H_ENC : MSA_I5_FMT<0b100, 0b01, 0b000111>;
585class CLEI_S_W_ENC : MSA_I5_FMT<0b100, 0b10, 0b000111>;
586class CLEI_S_D_ENC : MSA_I5_FMT<0b100, 0b11, 0b000111>;
587
588class CLEI_U_B_ENC : MSA_I5_FMT<0b101, 0b00, 0b000111>;
589class CLEI_U_H_ENC : MSA_I5_FMT<0b101, 0b01, 0b000111>;
590class CLEI_U_W_ENC : MSA_I5_FMT<0b101, 0b10, 0b000111>;
591class CLEI_U_D_ENC : MSA_I5_FMT<0b101, 0b11, 0b000111>;
592
593class CLT_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001111>;
594class CLT_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001111>;
595class CLT_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001111>;
596class CLT_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001111>;
597
598class CLT_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001111>;
599class CLT_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001111>;
600class CLT_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001111>;
601class CLT_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001111>;
602
603class CLTI_S_B_ENC : MSA_I5_FMT<0b010, 0b00, 0b000111>;
604class CLTI_S_H_ENC : MSA_I5_FMT<0b010, 0b01, 0b000111>;
605class CLTI_S_W_ENC : MSA_I5_FMT<0b010, 0b10, 0b000111>;
606class CLTI_S_D_ENC : MSA_I5_FMT<0b010, 0b11, 0b000111>;
607
608class CLTI_U_B_ENC : MSA_I5_FMT<0b011, 0b00, 0b000111>;
609class CLTI_U_H_ENC : MSA_I5_FMT<0b011, 0b01, 0b000111>;
610class CLTI_U_W_ENC : MSA_I5_FMT<0b011, 0b10, 0b000111>;
611class CLTI_U_D_ENC : MSA_I5_FMT<0b011, 0b11, 0b000111>;
612
613class COPY_S_B_ENC : MSA_ELM_COPY_B_FMT<0b0010, 0b011001>;
614class COPY_S_H_ENC : MSA_ELM_COPY_H_FMT<0b0010, 0b011001>;
615class COPY_S_W_ENC : MSA_ELM_COPY_W_FMT<0b0010, 0b011001>;
616class COPY_S_D_ENC : MSA_ELM_COPY_D_FMT<0b0010, 0b011001>;
617
618class COPY_U_B_ENC : MSA_ELM_COPY_B_FMT<0b0011, 0b011001>;
619class COPY_U_H_ENC : MSA_ELM_COPY_H_FMT<0b0011, 0b011001>;
620class COPY_U_W_ENC : MSA_ELM_COPY_W_FMT<0b0011, 0b011001>;
621
622class CTCMSA_ENC : MSA_ELM_CTCMSA_FMT<0b0000111110, 0b011001>;
623
624class DIV_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010010>;
625class DIV_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010010>;
626class DIV_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010010>;
627class DIV_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010010>;
628
629class DIV_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010010>;
630class DIV_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010010>;
631class DIV_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010010>;
632class DIV_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010010>;
633
634class DOTP_S_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010011>;
635class DOTP_S_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010011>;
636class DOTP_S_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010011>;
637
638class DOTP_U_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010011>;
639class DOTP_U_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010011>;
640class DOTP_U_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010011>;
641
642class DPADD_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010011>;
643class DPADD_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010011>;
644class DPADD_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010011>;
645
646class DPADD_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010011>;
647class DPADD_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010011>;
648class DPADD_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010011>;
649
650class DPSUB_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010011>;
651class DPSUB_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010011>;
652class DPSUB_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010011>;
653
654class DPSUB_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010011>;
655class DPSUB_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010011>;
656class DPSUB_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010011>;
657
658class FADD_W_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011011>;
659class FADD_D_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011011>;
660
661class FCAF_W_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011010>;
662class FCAF_D_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011010>;
663
664class FCEQ_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011010>;
665class FCEQ_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011010>;
666
667class FCLASS_W_ENC : MSA_2RF_FMT<0b110010000, 0b0, 0b011110>;
668class FCLASS_D_ENC : MSA_2RF_FMT<0b110010000, 0b1, 0b011110>;
669
670class FCLE_W_ENC : MSA_3RF_FMT<0b0110, 0b0, 0b011010>;
671class FCLE_D_ENC : MSA_3RF_FMT<0b0110, 0b1, 0b011010>;
672
673class FCLT_W_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011010>;
674class FCLT_D_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011010>;
675
676class FCNE_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011100>;
677class FCNE_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011100>;
678
679class FCOR_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011100>;
680class FCOR_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011100>;
681
682class FCUEQ_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011010>;
683class FCUEQ_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011010>;
684
685class FCULE_W_ENC : MSA_3RF_FMT<0b0111, 0b0, 0b011010>;
686class FCULE_D_ENC : MSA_3RF_FMT<0b0111, 0b1, 0b011010>;
687
688class FCULT_W_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011010>;
689class FCULT_D_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011010>;
690
691class FCUN_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011010>;
692class FCUN_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011010>;
693
694class FCUNE_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011100>;
695class FCUNE_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011100>;
696
697class FDIV_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011011>;
698class FDIV_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011011>;
699
700class FEXDO_H_ENC : MSA_3RF_FMT<0b1000, 0b0, 0b011011>;
701class FEXDO_W_ENC : MSA_3RF_FMT<0b1000, 0b1, 0b011011>;
702
703class FEXP2_W_ENC : MSA_3RF_FMT<0b0111, 0b0, 0b011011>;
704class FEXP2_D_ENC : MSA_3RF_FMT<0b0111, 0b1, 0b011011>;
705
706class FEXUPL_W_ENC : MSA_2RF_FMT<0b110011000, 0b0, 0b011110>;
707class FEXUPL_D_ENC : MSA_2RF_FMT<0b110011000, 0b1, 0b011110>;
708
709class FEXUPR_W_ENC : MSA_2RF_FMT<0b110011001, 0b0, 0b011110>;
710class FEXUPR_D_ENC : MSA_2RF_FMT<0b110011001, 0b1, 0b011110>;
711
712class FFINT_S_W_ENC : MSA_2RF_FMT<0b110011110, 0b0, 0b011110>;
713class FFINT_S_D_ENC : MSA_2RF_FMT<0b110011110, 0b1, 0b011110>;
714
715class FFINT_U_W_ENC : MSA_2RF_FMT<0b110011111, 0b0, 0b011110>;
716class FFINT_U_D_ENC : MSA_2RF_FMT<0b110011111, 0b1, 0b011110>;
717
718class FFQL_W_ENC : MSA_2RF_FMT<0b110011010, 0b0, 0b011110>;
719class FFQL_D_ENC : MSA_2RF_FMT<0b110011010, 0b1, 0b011110>;
720
721class FFQR_W_ENC : MSA_2RF_FMT<0b110011011, 0b0, 0b011110>;
722class FFQR_D_ENC : MSA_2RF_FMT<0b110011011, 0b1, 0b011110>;
723
724class FILL_B_ENC : MSA_2R_FILL_FMT<0b11000000, 0b00, 0b011110>;
725class FILL_H_ENC : MSA_2R_FILL_FMT<0b11000000, 0b01, 0b011110>;
726class FILL_W_ENC : MSA_2R_FILL_FMT<0b11000000, 0b10, 0b011110>;
727class FILL_D_ENC : MSA_2R_FILL_D_FMT<0b11000000, 0b11, 0b011110>;
728
729class FLOG2_W_ENC : MSA_2RF_FMT<0b110010111, 0b0, 0b011110>;
730class FLOG2_D_ENC : MSA_2RF_FMT<0b110010111, 0b1, 0b011110>;
731
732class FMADD_W_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011011>;
733class FMADD_D_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011011>;
734
735class FMAX_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011011>;
736class FMAX_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011011>;
737
738class FMAX_A_W_ENC : MSA_3RF_FMT<0b1111, 0b0, 0b011011>;
739class FMAX_A_D_ENC : MSA_3RF_FMT<0b1111, 0b1, 0b011011>;
740
741class FMIN_W_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011011>;
742class FMIN_D_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011011>;
743
744class FMIN_A_W_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011011>;
745class FMIN_A_D_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011011>;
746
747class FMSUB_W_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011011>;
748class FMSUB_D_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011011>;
749
750class FMUL_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011011>;
751class FMUL_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011011>;
752
753class FRINT_W_ENC : MSA_2RF_FMT<0b110010110, 0b0, 0b011110>;
754class FRINT_D_ENC : MSA_2RF_FMT<0b110010110, 0b1, 0b011110>;
755
756class FRCP_W_ENC : MSA_2RF_FMT<0b110010101, 0b0, 0b011110>;
757class FRCP_D_ENC : MSA_2RF_FMT<0b110010101, 0b1, 0b011110>;
758
759class FRSQRT_W_ENC : MSA_2RF_FMT<0b110010100, 0b0, 0b011110>;
760class FRSQRT_D_ENC : MSA_2RF_FMT<0b110010100, 0b1, 0b011110>;
761
762class FSAF_W_ENC : MSA_3RF_FMT<0b1000, 0b0, 0b011010>;
763class FSAF_D_ENC : MSA_3RF_FMT<0b1000, 0b1, 0b011010>;
764
765class FSEQ_W_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011010>;
766class FSEQ_D_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011010>;
767
768class FSLE_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011010>;
769class FSLE_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011010>;
770
771class FSLT_W_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011010>;
772class FSLT_D_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011010>;
773
774class FSNE_W_ENC : MSA_3RF_FMT<0b1011, 0b0, 0b011100>;
775class FSNE_D_ENC : MSA_3RF_FMT<0b1011, 0b1, 0b011100>;
776
777class FSOR_W_ENC : MSA_3RF_FMT<0b1001, 0b0, 0b011100>;
778class FSOR_D_ENC : MSA_3RF_FMT<0b1001, 0b1, 0b011100>;
779
780class FSQRT_W_ENC : MSA_2RF_FMT<0b110010011, 0b0, 0b011110>;
781class FSQRT_D_ENC : MSA_2RF_FMT<0b110010011, 0b1, 0b011110>;
782
783class FSUB_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011011>;
784class FSUB_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011011>;
785
786class FSUEQ_W_ENC : MSA_3RF_FMT<0b1011, 0b0, 0b011010>;
787class FSUEQ_D_ENC : MSA_3RF_FMT<0b1011, 0b1, 0b011010>;
788
789class FSULE_W_ENC : MSA_3RF_FMT<0b1111, 0b0, 0b011010>;
790class FSULE_D_ENC : MSA_3RF_FMT<0b1111, 0b1, 0b011010>;
791
792class FSULT_W_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011010>;
793class FSULT_D_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011010>;
794
795class FSUN_W_ENC : MSA_3RF_FMT<0b1001, 0b0, 0b011010>;
796class FSUN_D_ENC : MSA_3RF_FMT<0b1001, 0b1, 0b011010>;
797
798class FSUNE_W_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011100>;
799class FSUNE_D_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011100>;
800
801class FTINT_S_W_ENC : MSA_2RF_FMT<0b110011100, 0b0, 0b011110>;
802class FTINT_S_D_ENC : MSA_2RF_FMT<0b110011100, 0b1, 0b011110>;
803
804class FTINT_U_W_ENC : MSA_2RF_FMT<0b110011101, 0b0, 0b011110>;
805class FTINT_U_D_ENC : MSA_2RF_FMT<0b110011101, 0b1, 0b011110>;
806
807class FTQ_H_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011011>;
808class FTQ_W_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011011>;
809
810class FTRUNC_S_W_ENC : MSA_2RF_FMT<0b110010001, 0b0, 0b011110>;
811class FTRUNC_S_D_ENC : MSA_2RF_FMT<0b110010001, 0b1, 0b011110>;
812
813class FTRUNC_U_W_ENC : MSA_2RF_FMT<0b110010010, 0b0, 0b011110>;
814class FTRUNC_U_D_ENC : MSA_2RF_FMT<0b110010010, 0b1, 0b011110>;
815
816class HADD_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010101>;
817class HADD_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010101>;
818class HADD_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010101>;
819
820class HADD_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010101>;
821class HADD_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010101>;
822class HADD_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010101>;
823
824class HSUB_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010101>;
825class HSUB_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010101>;
826class HSUB_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010101>;
827
828class HSUB_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010101>;
829class HSUB_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010101>;
830class HSUB_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010101>;
831
832class ILVEV_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010100>;
833class ILVEV_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010100>;
834class ILVEV_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010100>;
835class ILVEV_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010100>;
836
837class ILVL_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010100>;
838class ILVL_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010100>;
839class ILVL_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010100>;
840class ILVL_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010100>;
841
842class ILVOD_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010100>;
843class ILVOD_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010100>;
844class ILVOD_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010100>;
845class ILVOD_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010100>;
846
847class ILVR_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010100>;
848class ILVR_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010100>;
849class ILVR_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010100>;
850class ILVR_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010100>;
851
852class INSERT_B_ENC : MSA_ELM_INSERT_B_FMT<0b0100, 0b011001>;
853class INSERT_H_ENC : MSA_ELM_INSERT_H_FMT<0b0100, 0b011001>;
854class INSERT_W_ENC : MSA_ELM_INSERT_W_FMT<0b0100, 0b011001>;
855class INSERT_D_ENC : MSA_ELM_INSERT_D_FMT<0b0100, 0b011001>;
856
857class INSVE_B_ENC : MSA_ELM_B_FMT<0b0101, 0b011001>;
858class INSVE_H_ENC : MSA_ELM_H_FMT<0b0101, 0b011001>;
859class INSVE_W_ENC : MSA_ELM_W_FMT<0b0101, 0b011001>;
860class INSVE_D_ENC : MSA_ELM_D_FMT<0b0101, 0b011001>;
861
862class LD_B_ENC   : MSA_MI10_FMT<0b00, 0b1000>;
863class LD_H_ENC   : MSA_MI10_FMT<0b01, 0b1000>;
864class LD_W_ENC   : MSA_MI10_FMT<0b10, 0b1000>;
865class LD_D_ENC   : MSA_MI10_FMT<0b11, 0b1000>;
866
867class LDI_B_ENC  : MSA_I10_FMT<0b110, 0b00, 0b000111>;
868class LDI_H_ENC  : MSA_I10_FMT<0b110, 0b01, 0b000111>;
869class LDI_W_ENC  : MSA_I10_FMT<0b110, 0b10, 0b000111>;
870class LDI_D_ENC  : MSA_I10_FMT<0b110, 0b11, 0b000111>;
871
872class LSA_ENC : SPECIAL_LSA_FMT<0b000101>;
873class DLSA_ENC : SPECIAL_DLSA_FMT<0b010101>;
874
875class MADD_Q_H_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011100>;
876class MADD_Q_W_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011100>;
877
878class MADDR_Q_H_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011100>;
879class MADDR_Q_W_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011100>;
880
881class MADDV_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010010>;
882class MADDV_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010010>;
883class MADDV_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010010>;
884class MADDV_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010010>;
885
886class MAX_A_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b001110>;
887class MAX_A_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b001110>;
888class MAX_A_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b001110>;
889class MAX_A_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b001110>;
890
891class MAX_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001110>;
892class MAX_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001110>;
893class MAX_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001110>;
894class MAX_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001110>;
895
896class MAX_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001110>;
897class MAX_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001110>;
898class MAX_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001110>;
899class MAX_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001110>;
900
901class MAXI_S_B_ENC : MSA_I5_FMT<0b010, 0b00, 0b000110>;
902class MAXI_S_H_ENC : MSA_I5_FMT<0b010, 0b01, 0b000110>;
903class MAXI_S_W_ENC : MSA_I5_FMT<0b010, 0b10, 0b000110>;
904class MAXI_S_D_ENC : MSA_I5_FMT<0b010, 0b11, 0b000110>;
905
906class MAXI_U_B_ENC : MSA_I5_FMT<0b011, 0b00, 0b000110>;
907class MAXI_U_H_ENC : MSA_I5_FMT<0b011, 0b01, 0b000110>;
908class MAXI_U_W_ENC : MSA_I5_FMT<0b011, 0b10, 0b000110>;
909class MAXI_U_D_ENC : MSA_I5_FMT<0b011, 0b11, 0b000110>;
910
911class MIN_A_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b001110>;
912class MIN_A_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b001110>;
913class MIN_A_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b001110>;
914class MIN_A_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b001110>;
915
916class MIN_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001110>;
917class MIN_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001110>;
918class MIN_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001110>;
919class MIN_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001110>;
920
921class MIN_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001110>;
922class MIN_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001110>;
923class MIN_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001110>;
924class MIN_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001110>;
925
926class MINI_S_B_ENC : MSA_I5_FMT<0b100, 0b00, 0b000110>;
927class MINI_S_H_ENC : MSA_I5_FMT<0b100, 0b01, 0b000110>;
928class MINI_S_W_ENC : MSA_I5_FMT<0b100, 0b10, 0b000110>;
929class MINI_S_D_ENC : MSA_I5_FMT<0b100, 0b11, 0b000110>;
930
931class MINI_U_B_ENC : MSA_I5_FMT<0b101, 0b00, 0b000110>;
932class MINI_U_H_ENC : MSA_I5_FMT<0b101, 0b01, 0b000110>;
933class MINI_U_W_ENC : MSA_I5_FMT<0b101, 0b10, 0b000110>;
934class MINI_U_D_ENC : MSA_I5_FMT<0b101, 0b11, 0b000110>;
935
936class MOD_S_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010010>;
937class MOD_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010010>;
938class MOD_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010010>;
939class MOD_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010010>;
940
941class MOD_U_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010010>;
942class MOD_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010010>;
943class MOD_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010010>;
944class MOD_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010010>;
945
946class MOVE_V_ENC : MSA_ELM_FMT<0b0010111110, 0b011001>;
947
948class MSUB_Q_H_ENC : MSA_3RF_FMT<0b0110, 0b0, 0b011100>;
949class MSUB_Q_W_ENC : MSA_3RF_FMT<0b0110, 0b1, 0b011100>;
950
951class MSUBR_Q_H_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011100>;
952class MSUBR_Q_W_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011100>;
953
954class MSUBV_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010010>;
955class MSUBV_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010010>;
956class MSUBV_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010010>;
957class MSUBV_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010010>;
958
959class MUL_Q_H_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011100>;
960class MUL_Q_W_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011100>;
961
962class MULR_Q_H_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011100>;
963class MULR_Q_W_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011100>;
964
965class MULV_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010010>;
966class MULV_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010010>;
967class MULV_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010010>;
968class MULV_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010010>;
969
970class NLOC_B_ENC : MSA_2R_FMT<0b11000010, 0b00, 0b011110>;
971class NLOC_H_ENC : MSA_2R_FMT<0b11000010, 0b01, 0b011110>;
972class NLOC_W_ENC : MSA_2R_FMT<0b11000010, 0b10, 0b011110>;
973class NLOC_D_ENC : MSA_2R_FMT<0b11000010, 0b11, 0b011110>;
974
975class NLZC_B_ENC : MSA_2R_FMT<0b11000011, 0b00, 0b011110>;
976class NLZC_H_ENC : MSA_2R_FMT<0b11000011, 0b01, 0b011110>;
977class NLZC_W_ENC : MSA_2R_FMT<0b11000011, 0b10, 0b011110>;
978class NLZC_D_ENC : MSA_2R_FMT<0b11000011, 0b11, 0b011110>;
979
980class NOR_V_ENC : MSA_VEC_FMT<0b00010, 0b011110>;
981
982class NORI_B_ENC : MSA_I8_FMT<0b10, 0b000000>;
983
984class OR_V_ENC : MSA_VEC_FMT<0b00001, 0b011110>;
985
986class ORI_B_ENC  : MSA_I8_FMT<0b01, 0b000000>;
987
988class PCKEV_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010100>;
989class PCKEV_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010100>;
990class PCKEV_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010100>;
991class PCKEV_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010100>;
992
993class PCKOD_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010100>;
994class PCKOD_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010100>;
995class PCKOD_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010100>;
996class PCKOD_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010100>;
997
998class PCNT_B_ENC : MSA_2R_FMT<0b11000001, 0b00, 0b011110>;
999class PCNT_H_ENC : MSA_2R_FMT<0b11000001, 0b01, 0b011110>;
1000class PCNT_W_ENC : MSA_2R_FMT<0b11000001, 0b10, 0b011110>;
1001class PCNT_D_ENC : MSA_2R_FMT<0b11000001, 0b11, 0b011110>;
1002
1003class SAT_S_B_ENC : MSA_BIT_B_FMT<0b000, 0b001010>;
1004class SAT_S_H_ENC : MSA_BIT_H_FMT<0b000, 0b001010>;
1005class SAT_S_W_ENC : MSA_BIT_W_FMT<0b000, 0b001010>;
1006class SAT_S_D_ENC : MSA_BIT_D_FMT<0b000, 0b001010>;
1007
1008class SAT_U_B_ENC : MSA_BIT_B_FMT<0b001, 0b001010>;
1009class SAT_U_H_ENC : MSA_BIT_H_FMT<0b001, 0b001010>;
1010class SAT_U_W_ENC : MSA_BIT_W_FMT<0b001, 0b001010>;
1011class SAT_U_D_ENC : MSA_BIT_D_FMT<0b001, 0b001010>;
1012
1013class SHF_B_ENC  : MSA_I8_FMT<0b00, 0b000010>;
1014class SHF_H_ENC  : MSA_I8_FMT<0b01, 0b000010>;
1015class SHF_W_ENC  : MSA_I8_FMT<0b10, 0b000010>;
1016
1017class SLD_B_ENC : MSA_3R_INDEX_FMT<0b000, 0b00, 0b010100>;
1018class SLD_H_ENC : MSA_3R_INDEX_FMT<0b000, 0b01, 0b010100>;
1019class SLD_W_ENC : MSA_3R_INDEX_FMT<0b000, 0b10, 0b010100>;
1020class SLD_D_ENC : MSA_3R_INDEX_FMT<0b000, 0b11, 0b010100>;
1021
1022class SLDI_B_ENC : MSA_ELM_B_FMT<0b0000, 0b011001>;
1023class SLDI_H_ENC : MSA_ELM_H_FMT<0b0000, 0b011001>;
1024class SLDI_W_ENC : MSA_ELM_W_FMT<0b0000, 0b011001>;
1025class SLDI_D_ENC : MSA_ELM_D_FMT<0b0000, 0b011001>;
1026
1027class SLL_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001101>;
1028class SLL_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001101>;
1029class SLL_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001101>;
1030class SLL_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001101>;
1031
1032class SLLI_B_ENC : MSA_BIT_B_FMT<0b000, 0b001001>;
1033class SLLI_H_ENC : MSA_BIT_H_FMT<0b000, 0b001001>;
1034class SLLI_W_ENC : MSA_BIT_W_FMT<0b000, 0b001001>;
1035class SLLI_D_ENC : MSA_BIT_D_FMT<0b000, 0b001001>;
1036
1037class SPLAT_B_ENC : MSA_3R_INDEX_FMT<0b001, 0b00, 0b010100>;
1038class SPLAT_H_ENC : MSA_3R_INDEX_FMT<0b001, 0b01, 0b010100>;
1039class SPLAT_W_ENC : MSA_3R_INDEX_FMT<0b001, 0b10, 0b010100>;
1040class SPLAT_D_ENC : MSA_3R_INDEX_FMT<0b001, 0b11, 0b010100>;
1041
1042class SPLATI_B_ENC : MSA_ELM_B_FMT<0b0001, 0b011001>;
1043class SPLATI_H_ENC : MSA_ELM_H_FMT<0b0001, 0b011001>;
1044class SPLATI_W_ENC : MSA_ELM_W_FMT<0b0001, 0b011001>;
1045class SPLATI_D_ENC : MSA_ELM_D_FMT<0b0001, 0b011001>;
1046
1047class SRA_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b001101>;
1048class SRA_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b001101>;
1049class SRA_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b001101>;
1050class SRA_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b001101>;
1051
1052class SRAI_B_ENC : MSA_BIT_B_FMT<0b001, 0b001001>;
1053class SRAI_H_ENC : MSA_BIT_H_FMT<0b001, 0b001001>;
1054class SRAI_W_ENC : MSA_BIT_W_FMT<0b001, 0b001001>;
1055class SRAI_D_ENC : MSA_BIT_D_FMT<0b001, 0b001001>;
1056
1057class SRAR_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010101>;
1058class SRAR_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010101>;
1059class SRAR_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010101>;
1060class SRAR_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010101>;
1061
1062class SRARI_B_ENC : MSA_BIT_B_FMT<0b010, 0b001010>;
1063class SRARI_H_ENC : MSA_BIT_H_FMT<0b010, 0b001010>;
1064class SRARI_W_ENC : MSA_BIT_W_FMT<0b010, 0b001010>;
1065class SRARI_D_ENC : MSA_BIT_D_FMT<0b010, 0b001010>;
1066
1067class SRL_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001101>;
1068class SRL_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001101>;
1069class SRL_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001101>;
1070class SRL_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001101>;
1071
1072class SRLI_B_ENC : MSA_BIT_B_FMT<0b010, 0b001001>;
1073class SRLI_H_ENC : MSA_BIT_H_FMT<0b010, 0b001001>;
1074class SRLI_W_ENC : MSA_BIT_W_FMT<0b010, 0b001001>;
1075class SRLI_D_ENC : MSA_BIT_D_FMT<0b010, 0b001001>;
1076
1077class SRLR_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010101>;
1078class SRLR_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010101>;
1079class SRLR_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010101>;
1080class SRLR_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010101>;
1081
1082class SRLRI_B_ENC : MSA_BIT_B_FMT<0b011, 0b001010>;
1083class SRLRI_H_ENC : MSA_BIT_H_FMT<0b011, 0b001010>;
1084class SRLRI_W_ENC : MSA_BIT_W_FMT<0b011, 0b001010>;
1085class SRLRI_D_ENC : MSA_BIT_D_FMT<0b011, 0b001010>;
1086
1087class ST_B_ENC   : MSA_MI10_FMT<0b00, 0b1001>;
1088class ST_H_ENC   : MSA_MI10_FMT<0b01, 0b1001>;
1089class ST_W_ENC   : MSA_MI10_FMT<0b10, 0b1001>;
1090class ST_D_ENC   : MSA_MI10_FMT<0b11, 0b1001>;
1091
1092class SUBS_S_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010001>;
1093class SUBS_S_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010001>;
1094class SUBS_S_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010001>;
1095class SUBS_S_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010001>;
1096
1097class SUBS_U_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010001>;
1098class SUBS_U_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010001>;
1099class SUBS_U_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010001>;
1100class SUBS_U_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010001>;
1101
1102class SUBSUS_U_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010001>;
1103class SUBSUS_U_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010001>;
1104class SUBSUS_U_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010001>;
1105class SUBSUS_U_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010001>;
1106
1107class SUBSUU_S_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010001>;
1108class SUBSUU_S_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010001>;
1109class SUBSUU_S_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010001>;
1110class SUBSUU_S_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010001>;
1111
1112class SUBV_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b001110>;
1113class SUBV_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b001110>;
1114class SUBV_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b001110>;
1115class SUBV_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b001110>;
1116
1117class SUBVI_B_ENC : MSA_I5_FMT<0b001, 0b00, 0b000110>;
1118class SUBVI_H_ENC : MSA_I5_FMT<0b001, 0b01, 0b000110>;
1119class SUBVI_W_ENC : MSA_I5_FMT<0b001, 0b10, 0b000110>;
1120class SUBVI_D_ENC : MSA_I5_FMT<0b001, 0b11, 0b000110>;
1121
1122class VSHF_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010101>;
1123class VSHF_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010101>;
1124class VSHF_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010101>;
1125class VSHF_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010101>;
1126
1127class XOR_V_ENC : MSA_VEC_FMT<0b00011, 0b011110>;
1128
1129class XORI_B_ENC : MSA_I8_FMT<0b11, 0b000000>;
1130
1131// Instruction desc.
1132class MSA_BIT_B_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1133                          ComplexPattern Imm, RegisterOperand ROWD,
1134                          RegisterOperand ROWS = ROWD,
1135                          InstrItinClass itin = NoItinerary> {
1136  dag OutOperandList = (outs ROWD:$wd);
1137  dag InOperandList = (ins ROWS:$ws, vsplat_uimm3:$m);
1138  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1139  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1140  InstrItinClass Itinerary = itin;
1141}
1142
1143class MSA_BIT_H_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1144                          ComplexPattern Imm, RegisterOperand ROWD,
1145                          RegisterOperand ROWS = ROWD,
1146                          InstrItinClass itin = NoItinerary> {
1147  dag OutOperandList = (outs ROWD:$wd);
1148  dag InOperandList = (ins ROWS:$ws, vsplat_uimm4:$m);
1149  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1150  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1151  InstrItinClass Itinerary = itin;
1152}
1153
1154class MSA_BIT_W_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1155                          ComplexPattern Imm, RegisterOperand ROWD,
1156                          RegisterOperand ROWS = ROWD,
1157                          InstrItinClass itin = NoItinerary> {
1158  dag OutOperandList = (outs ROWD:$wd);
1159  dag InOperandList = (ins ROWS:$ws, vsplat_uimm5:$m);
1160  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1161  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1162  InstrItinClass Itinerary = itin;
1163}
1164
1165class MSA_BIT_D_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1166                          ComplexPattern Imm, RegisterOperand ROWD,
1167                          RegisterOperand ROWS = ROWD,
1168                          InstrItinClass itin = NoItinerary> {
1169  dag OutOperandList = (outs ROWD:$wd);
1170  dag InOperandList = (ins ROWS:$ws, vsplat_uimm6:$m);
1171  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1172  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1173  InstrItinClass Itinerary = itin;
1174}
1175
1176class MSA_BIT_X_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1177                          Operand ImmOp, ImmLeaf Imm, RegisterOperand ROWD,
1178                          RegisterOperand ROWS = ROWD,
1179                          InstrItinClass itin = NoItinerary> {
1180  dag OutOperandList = (outs ROWD:$wd);
1181  dag InOperandList = (ins ROWS:$ws, ImmOp:$m);
1182  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1183  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1184  InstrItinClass Itinerary = itin;
1185}
1186
1187class MSA_BIT_BINSXI_DESC_BASE<string instr_asm, ValueType Ty,
1188                               ComplexPattern Mask, RegisterOperand ROWD,
1189                               RegisterOperand ROWS = ROWD,
1190                               InstrItinClass itin = NoItinerary> {
1191  dag OutOperandList = (outs ROWD:$wd);
1192  dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, vsplat_uimm8:$m);
1193  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1194  // Note that binsxi and vselect treat the condition operand the opposite
1195  // way to each other.
1196  //   (vselect cond, if_set, if_clear)
1197  //   (BSEL_V cond, if_clear, if_set)
1198  list<dag> Pattern = [(set ROWD:$wd, (vselect (Ty Mask:$m), (Ty ROWD:$ws),
1199                                               ROWS:$wd_in))];
1200  InstrItinClass Itinerary = itin;
1201  string Constraints = "$wd = $wd_in";
1202}
1203
1204class MSA_BIT_BINSLI_DESC_BASE<string instr_asm, ValueType Ty,
1205                               RegisterOperand ROWD,
1206                               RegisterOperand ROWS = ROWD,
1207                               InstrItinClass itin = NoItinerary> :
1208  MSA_BIT_BINSXI_DESC_BASE<instr_asm, Ty, vsplat_maskl_bits, ROWD, ROWS, itin>;
1209
1210class MSA_BIT_BINSRI_DESC_BASE<string instr_asm, ValueType Ty,
1211                               RegisterOperand ROWD,
1212                               RegisterOperand ROWS = ROWD,
1213                               InstrItinClass itin = NoItinerary> :
1214  MSA_BIT_BINSXI_DESC_BASE<instr_asm, Ty, vsplat_maskr_bits, ROWD, ROWS, itin>;
1215
1216class MSA_BIT_SPLAT_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1217                              SplatComplexPattern SplatImm,
1218                              RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1219                              InstrItinClass itin = NoItinerary> {
1220  dag OutOperandList = (outs ROWD:$wd);
1221  dag InOperandList = (ins ROWS:$ws, SplatImm.OpClass:$m);
1222  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1223  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, SplatImm:$m))];
1224  InstrItinClass Itinerary = itin;
1225}
1226
1227class MSA_COPY_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1228                         ValueType VecTy, RegisterOperand ROD,
1229                         RegisterOperand ROWS,
1230                         InstrItinClass itin = NoItinerary> {
1231  dag OutOperandList = (outs ROD:$rd);
1232  dag InOperandList = (ins ROWS:$ws, uimm4_ptr:$n);
1233  string AsmString = !strconcat(instr_asm, "\t$rd, $ws[$n]");
1234  list<dag> Pattern = [(set ROD:$rd, (OpNode (VecTy ROWS:$ws), immZExt4Ptr:$n))];
1235  InstrItinClass Itinerary = itin;
1236}
1237
1238class MSA_ELM_SLD_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1239                            RegisterOperand ROWD, RegisterOperand ROWS,
1240                            Operand ImmOp, ImmLeaf Imm,
1241                            InstrItinClass itin = NoItinerary> {
1242  dag OutOperandList = (outs ROWD:$wd);
1243  dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, ImmOp:$n);
1244  string AsmString = !strconcat(instr_asm, "\t$wd, $ws[$n]");
1245  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in, ROWS:$ws,
1246                                              Imm:$n))];
1247  string Constraints = "$wd = $wd_in";
1248  InstrItinClass Itinerary = itin;
1249}
1250
1251class MSA_COPY_PSEUDO_BASE<SDPatternOperator OpNode, ValueType VecTy,
1252                           RegisterClass RCD, RegisterClass RCWS> :
1253      MSAPseudo<(outs RCD:$wd), (ins RCWS:$ws, uimm4_ptr:$n),
1254                [(set RCD:$wd, (OpNode (VecTy RCWS:$ws), immZExt4Ptr:$n))]> {
1255  bit usesCustomInserter = 1;
1256}
1257
1258class MSA_I5_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1259                       SplatComplexPattern SplatImm, RegisterOperand ROWD,
1260                       RegisterOperand ROWS = ROWD,
1261                       InstrItinClass itin = NoItinerary> {
1262  dag OutOperandList = (outs ROWD:$wd);
1263  dag InOperandList = (ins ROWS:$ws, SplatImm.OpClass:$imm);
1264  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $imm");
1265  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, SplatImm:$imm))];
1266  InstrItinClass Itinerary = itin;
1267}
1268
1269class MSA_I8_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1270                       SplatComplexPattern SplatImm, RegisterOperand ROWD,
1271                       RegisterOperand ROWS = ROWD,
1272                       InstrItinClass itin = NoItinerary> {
1273  dag OutOperandList = (outs ROWD:$wd);
1274  dag InOperandList = (ins ROWS:$ws, SplatImm.OpClass:$u8);
1275  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u8");
1276  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, SplatImm:$u8))];
1277  InstrItinClass Itinerary = itin;
1278}
1279
1280class MSA_I8_SHF_DESC_BASE<string instr_asm, RegisterOperand ROWD,
1281                           RegisterOperand ROWS = ROWD,
1282                           InstrItinClass itin = NoItinerary> {
1283  dag OutOperandList = (outs ROWD:$wd);
1284  dag InOperandList = (ins ROWS:$ws, uimm8:$u8);
1285  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u8");
1286  list<dag> Pattern = [(set ROWD:$wd, (MipsSHF immZExt8:$u8, ROWS:$ws))];
1287  InstrItinClass Itinerary = itin;
1288}
1289
1290class MSA_I10_LDI_DESC_BASE<string instr_asm, RegisterOperand ROWD,
1291                            InstrItinClass itin = NoItinerary> {
1292  dag OutOperandList = (outs ROWD:$wd);
1293  dag InOperandList = (ins vsplat_simm10:$s10);
1294  string AsmString = !strconcat(instr_asm, "\t$wd, $s10");
1295  // LDI is matched using custom matching code in MipsSEISelDAGToDAG.cpp
1296  list<dag> Pattern = [];
1297  bit hasSideEffects = 0;
1298  InstrItinClass Itinerary = itin;
1299}
1300
1301class MSA_2R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1302                       RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1303                       InstrItinClass itin = NoItinerary> {
1304  dag OutOperandList = (outs ROWD:$wd);
1305  dag InOperandList = (ins ROWS:$ws);
1306  string AsmString = !strconcat(instr_asm, "\t$wd, $ws");
1307  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws))];
1308  InstrItinClass Itinerary = itin;
1309}
1310
1311class MSA_2R_FILL_DESC_BASE<string instr_asm, ValueType VT,
1312                            SDPatternOperator OpNode, RegisterOperand ROWD,
1313                            RegisterOperand ROS = ROWD,
1314                            InstrItinClass itin = NoItinerary> {
1315  dag OutOperandList = (outs ROWD:$wd);
1316  dag InOperandList = (ins ROS:$rs);
1317  string AsmString = !strconcat(instr_asm, "\t$wd, $rs");
1318  list<dag> Pattern = [(set ROWD:$wd, (VT (OpNode ROS:$rs)))];
1319  InstrItinClass Itinerary = itin;
1320}
1321
1322class MSA_2R_FILL_PSEUDO_BASE<ValueType VT, SDPatternOperator OpNode,
1323                              RegisterClass RCWD, RegisterClass RCWS = RCWD> :
1324      MSAPseudo<(outs RCWD:$wd), (ins RCWS:$fs),
1325                [(set RCWD:$wd, (OpNode RCWS:$fs))]> {
1326  let usesCustomInserter = 1;
1327}
1328
1329class MSA_2RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1330                        RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1331                        InstrItinClass itin = NoItinerary> {
1332  dag OutOperandList = (outs ROWD:$wd);
1333  dag InOperandList = (ins ROWS:$ws);
1334  string AsmString = !strconcat(instr_asm, "\t$wd, $ws");
1335  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws))];
1336  InstrItinClass Itinerary = itin;
1337}
1338
1339class MSA_3R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1340                       RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1341                       RegisterOperand ROWT = ROWD,
1342                       InstrItinClass itin = NoItinerary> {
1343  dag OutOperandList = (outs ROWD:$wd);
1344  dag InOperandList = (ins ROWS:$ws, ROWT:$wt);
1345  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1346  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, ROWT:$wt))];
1347  InstrItinClass Itinerary = itin;
1348}
1349
1350class MSA_3R_BINSX_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1351                             RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1352                             RegisterOperand ROWT = ROWD,
1353                             InstrItinClass itin = NoItinerary> {
1354  dag OutOperandList = (outs ROWD:$wd);
1355  dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, ROWT:$wt);
1356  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1357  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in, ROWS:$ws,
1358                                              ROWT:$wt))];
1359  string Constraints = "$wd = $wd_in";
1360  InstrItinClass Itinerary = itin;
1361}
1362
1363class MSA_3R_SPLAT_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1364                             RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1365                             InstrItinClass itin = NoItinerary> {
1366  dag OutOperandList = (outs ROWD:$wd);
1367  dag InOperandList = (ins ROWS:$ws, GPR32Opnd:$rt);
1368  string AsmString = !strconcat(instr_asm, "\t$wd, $ws[$rt]");
1369  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, GPR32Opnd:$rt))];
1370  InstrItinClass Itinerary = itin;
1371}
1372
1373class MSA_3R_VSHF_DESC_BASE<string instr_asm, RegisterOperand ROWD,
1374                            RegisterOperand ROWS = ROWD,
1375                            RegisterOperand ROWT = ROWD,
1376                            InstrItinClass itin = NoItinerary> {
1377  dag OutOperandList = (outs ROWD:$wd);
1378  dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, ROWT:$wt);
1379  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1380  list<dag> Pattern = [(set ROWD:$wd, (MipsVSHF ROWD:$wd_in, ROWS:$ws,
1381                                                ROWT:$wt))];
1382  string Constraints = "$wd = $wd_in";
1383  InstrItinClass Itinerary = itin;
1384}
1385
1386class MSA_3R_SLD_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1387                           RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1388                           InstrItinClass itin = NoItinerary> {
1389  dag OutOperandList = (outs ROWD:$wd);
1390  dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, GPR32Opnd:$rt);
1391  string AsmString = !strconcat(instr_asm, "\t$wd, $ws[$rt]");
1392  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in, ROWS:$ws,
1393                                              GPR32Opnd:$rt))];
1394  InstrItinClass Itinerary = itin;
1395  string Constraints = "$wd = $wd_in";
1396}
1397
1398class MSA_3R_4R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1399                          RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1400                          RegisterOperand ROWT = ROWD,
1401                          InstrItinClass itin = NoItinerary> {
1402  dag OutOperandList = (outs ROWD:$wd);
1403  dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, ROWT:$wt);
1404  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1405  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in, ROWS:$ws,
1406                                              ROWT:$wt))];
1407  InstrItinClass Itinerary = itin;
1408  string Constraints = "$wd = $wd_in";
1409}
1410
1411class MSA_3RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1412                        RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1413                        RegisterOperand ROWT = ROWD,
1414                        InstrItinClass itin = NoItinerary> :
1415  MSA_3R_DESC_BASE<instr_asm, OpNode, ROWD, ROWS, ROWT, itin>;
1416
1417class MSA_3RF_4RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1418                            RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1419                            RegisterOperand ROWT = ROWD,
1420                            InstrItinClass itin = NoItinerary> :
1421  MSA_3R_4R_DESC_BASE<instr_asm, OpNode, ROWD, ROWS, ROWT, itin>;
1422
1423class MSA_CBRANCH_DESC_BASE<string instr_asm, RegisterOperand ROWD> {
1424  dag OutOperandList = (outs);
1425  dag InOperandList = (ins ROWD:$wt, brtarget:$offset);
1426  string AsmString = !strconcat(instr_asm, "\t$wt, $offset");
1427  list<dag> Pattern = [];
1428  InstrItinClass Itinerary = NoItinerary;
1429  bit isBranch = 1;
1430  bit isTerminator = 1;
1431  bit hasDelaySlot = 1;
1432  list<Register> Defs = [AT];
1433}
1434
1435class MSA_INSERT_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1436                           RegisterOperand ROWD, RegisterOperand ROS,
1437                           InstrItinClass itin = NoItinerary> {
1438  dag OutOperandList = (outs ROWD:$wd);
1439  dag InOperandList = (ins ROWD:$wd_in, ROS:$rs, uimm6_ptr:$n);
1440  string AsmString = !strconcat(instr_asm, "\t$wd[$n], $rs");
1441  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in,
1442                                              ROS:$rs,
1443                                              immZExt6Ptr:$n))];
1444  InstrItinClass Itinerary = itin;
1445  string Constraints = "$wd = $wd_in";
1446}
1447
1448class MSA_INSERT_PSEUDO_BASE<SDPatternOperator OpNode, ValueType Ty,
1449                             RegisterOperand ROWD, RegisterOperand ROFS> :
1450      MSAPseudo<(outs ROWD:$wd), (ins ROWD:$wd_in, uimm6_ptr:$n, ROFS:$fs),
1451                [(set ROWD:$wd, (OpNode (Ty ROWD:$wd_in), ROFS:$fs,
1452                                        immZExt6Ptr:$n))]> {
1453  bit usesCustomInserter = 1;
1454  string Constraints = "$wd = $wd_in";
1455}
1456
1457class MSA_INSERT_VIDX_PSEUDO_BASE<SDPatternOperator OpNode, ValueType Ty,
1458                                  RegisterOperand ROWD, RegisterOperand ROFS,
1459                                  RegisterOperand ROIdx> :
1460      MSAPseudo<(outs ROWD:$wd), (ins ROWD:$wd_in, ROIdx:$n, ROFS:$fs),
1461                [(set ROWD:$wd, (OpNode (Ty ROWD:$wd_in), ROFS:$fs,
1462                                        ROIdx:$n))]> {
1463  bit usesCustomInserter = 1;
1464  string Constraints = "$wd = $wd_in";
1465}
1466
1467class MSA_INSVE_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1468                          Operand ImmOp, ImmLeaf Imm, RegisterOperand ROWD,
1469                          RegisterOperand ROWS = ROWD,
1470                          InstrItinClass itin = NoItinerary> {
1471  dag OutOperandList = (outs ROWD:$wd);
1472  dag InOperandList = (ins ROWD:$wd_in, ImmOp:$n, ROWS:$ws, uimmz:$n2);
1473  string AsmString = !strconcat(instr_asm, "\t$wd[$n], $ws[$n2]");
1474  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in,
1475                                              Imm:$n,
1476                                              ROWS:$ws,
1477                                              immz:$n2))];
1478  InstrItinClass Itinerary = itin;
1479  string Constraints = "$wd = $wd_in";
1480}
1481
1482class MSA_VEC_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1483                        RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1484                        RegisterOperand ROWT = ROWD,
1485                        InstrItinClass itin = NoItinerary> {
1486  dag OutOperandList = (outs ROWD:$wd);
1487  dag InOperandList = (ins ROWS:$ws, ROWT:$wt);
1488  string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1489  list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, ROWT:$wt))];
1490  InstrItinClass Itinerary = itin;
1491}
1492
1493class MSA_ELM_SPLAT_DESC_BASE<string instr_asm, SplatComplexPattern SplatImm,
1494                              RegisterOperand ROWD,
1495                              RegisterOperand ROWS = ROWD,
1496                              InstrItinClass itin = NoItinerary> {
1497  dag OutOperandList = (outs ROWD:$wd);
1498  dag InOperandList = (ins ROWS:$ws, SplatImm.OpClass:$n);
1499  string AsmString = !strconcat(instr_asm, "\t$wd, $ws[$n]");
1500  list<dag> Pattern = [(set ROWD:$wd, (MipsVSHF SplatImm:$n, ROWS:$ws,
1501                                                ROWS:$ws))];
1502  InstrItinClass Itinerary = itin;
1503}
1504
1505class MSA_VEC_PSEUDO_BASE<SDPatternOperator OpNode, RegisterOperand ROWD,
1506                          RegisterOperand ROWS = ROWD,
1507                          RegisterOperand ROWT = ROWD> :
1508      MSAPseudo<(outs ROWD:$wd), (ins ROWS:$ws, ROWT:$wt),
1509                [(set ROWD:$wd, (OpNode ROWS:$ws, ROWT:$wt))]>;
1510
1511class ADD_A_B_DESC : MSA_3R_DESC_BASE<"add_a.b", int_mips_add_a_b, MSA128BOpnd>,
1512                     IsCommutable;
1513class ADD_A_H_DESC : MSA_3R_DESC_BASE<"add_a.h", int_mips_add_a_h, MSA128HOpnd>,
1514                     IsCommutable;
1515class ADD_A_W_DESC : MSA_3R_DESC_BASE<"add_a.w", int_mips_add_a_w, MSA128WOpnd>,
1516                     IsCommutable;
1517class ADD_A_D_DESC : MSA_3R_DESC_BASE<"add_a.d", int_mips_add_a_d, MSA128DOpnd>,
1518                     IsCommutable;
1519
1520class ADDS_A_B_DESC : MSA_3R_DESC_BASE<"adds_a.b", int_mips_adds_a_b,
1521                                       MSA128BOpnd>, IsCommutable;
1522class ADDS_A_H_DESC : MSA_3R_DESC_BASE<"adds_a.h", int_mips_adds_a_h,
1523                                       MSA128HOpnd>, IsCommutable;
1524class ADDS_A_W_DESC : MSA_3R_DESC_BASE<"adds_a.w", int_mips_adds_a_w,
1525                                       MSA128WOpnd>, IsCommutable;
1526class ADDS_A_D_DESC : MSA_3R_DESC_BASE<"adds_a.d", int_mips_adds_a_d,
1527                                       MSA128DOpnd>, IsCommutable;
1528
1529class ADDS_S_B_DESC : MSA_3R_DESC_BASE<"adds_s.b", int_mips_adds_s_b,
1530                                       MSA128BOpnd>, IsCommutable;
1531class ADDS_S_H_DESC : MSA_3R_DESC_BASE<"adds_s.h", int_mips_adds_s_h,
1532                                       MSA128HOpnd>, IsCommutable;
1533class ADDS_S_W_DESC : MSA_3R_DESC_BASE<"adds_s.w", int_mips_adds_s_w,
1534                                       MSA128WOpnd>, IsCommutable;
1535class ADDS_S_D_DESC : MSA_3R_DESC_BASE<"adds_s.d", int_mips_adds_s_d,
1536                                       MSA128DOpnd>, IsCommutable;
1537
1538class ADDS_U_B_DESC : MSA_3R_DESC_BASE<"adds_u.b", int_mips_adds_u_b,
1539                                       MSA128BOpnd>, IsCommutable;
1540class ADDS_U_H_DESC : MSA_3R_DESC_BASE<"adds_u.h", int_mips_adds_u_h,
1541                                       MSA128HOpnd>, IsCommutable;
1542class ADDS_U_W_DESC : MSA_3R_DESC_BASE<"adds_u.w", int_mips_adds_u_w,
1543                                       MSA128WOpnd>, IsCommutable;
1544class ADDS_U_D_DESC : MSA_3R_DESC_BASE<"adds_u.d", int_mips_adds_u_d,
1545                                       MSA128DOpnd>, IsCommutable;
1546
1547class ADDV_B_DESC : MSA_3R_DESC_BASE<"addv.b", add, MSA128BOpnd>, IsCommutable;
1548class ADDV_H_DESC : MSA_3R_DESC_BASE<"addv.h", add, MSA128HOpnd>, IsCommutable;
1549class ADDV_W_DESC : MSA_3R_DESC_BASE<"addv.w", add, MSA128WOpnd>, IsCommutable;
1550class ADDV_D_DESC : MSA_3R_DESC_BASE<"addv.d", add, MSA128DOpnd>, IsCommutable;
1551
1552class ADDVI_B_DESC : MSA_I5_DESC_BASE<"addvi.b", add, vsplati8_uimm5,
1553                                      MSA128BOpnd>;
1554class ADDVI_H_DESC : MSA_I5_DESC_BASE<"addvi.h", add, vsplati16_uimm5,
1555                                      MSA128HOpnd>;
1556class ADDVI_W_DESC : MSA_I5_DESC_BASE<"addvi.w", add, vsplati32_uimm5,
1557                                      MSA128WOpnd>;
1558class ADDVI_D_DESC : MSA_I5_DESC_BASE<"addvi.d", add, vsplati64_uimm5,
1559                                      MSA128DOpnd>;
1560
1561class AND_V_DESC : MSA_VEC_DESC_BASE<"and.v", and, MSA128BOpnd>;
1562class AND_V_H_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<and, MSA128HOpnd>;
1563class AND_V_W_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<and, MSA128WOpnd>;
1564class AND_V_D_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<and, MSA128DOpnd>;
1565
1566class ANDI_B_DESC : MSA_I8_DESC_BASE<"andi.b", and, vsplati8_uimm8,
1567                                     MSA128BOpnd>;
1568
1569class ASUB_S_B_DESC : MSA_3R_DESC_BASE<"asub_s.b", int_mips_asub_s_b,
1570                                       MSA128BOpnd>;
1571class ASUB_S_H_DESC : MSA_3R_DESC_BASE<"asub_s.h", int_mips_asub_s_h,
1572                                       MSA128HOpnd>;
1573class ASUB_S_W_DESC : MSA_3R_DESC_BASE<"asub_s.w", int_mips_asub_s_w,
1574                                       MSA128WOpnd>;
1575class ASUB_S_D_DESC : MSA_3R_DESC_BASE<"asub_s.d", int_mips_asub_s_d,
1576                                       MSA128DOpnd>;
1577
1578class ASUB_U_B_DESC : MSA_3R_DESC_BASE<"asub_u.b", int_mips_asub_u_b,
1579                                       MSA128BOpnd>;
1580class ASUB_U_H_DESC : MSA_3R_DESC_BASE<"asub_u.h", int_mips_asub_u_h,
1581                                       MSA128HOpnd>;
1582class ASUB_U_W_DESC : MSA_3R_DESC_BASE<"asub_u.w", int_mips_asub_u_w,
1583                                       MSA128WOpnd>;
1584class ASUB_U_D_DESC : MSA_3R_DESC_BASE<"asub_u.d", int_mips_asub_u_d,
1585                                       MSA128DOpnd>;
1586
1587class AVE_S_B_DESC : MSA_3R_DESC_BASE<"ave_s.b", int_mips_ave_s_b, MSA128BOpnd>,
1588                     IsCommutable;
1589class AVE_S_H_DESC : MSA_3R_DESC_BASE<"ave_s.h", int_mips_ave_s_h, MSA128HOpnd>,
1590                     IsCommutable;
1591class AVE_S_W_DESC : MSA_3R_DESC_BASE<"ave_s.w", int_mips_ave_s_w, MSA128WOpnd>,
1592                     IsCommutable;
1593class AVE_S_D_DESC : MSA_3R_DESC_BASE<"ave_s.d", int_mips_ave_s_d, MSA128DOpnd>,
1594                     IsCommutable;
1595
1596class AVE_U_B_DESC : MSA_3R_DESC_BASE<"ave_u.b", int_mips_ave_u_b, MSA128BOpnd>,
1597                     IsCommutable;
1598class AVE_U_H_DESC : MSA_3R_DESC_BASE<"ave_u.h", int_mips_ave_u_h, MSA128HOpnd>,
1599                     IsCommutable;
1600class AVE_U_W_DESC : MSA_3R_DESC_BASE<"ave_u.w", int_mips_ave_u_w, MSA128WOpnd>,
1601                     IsCommutable;
1602class AVE_U_D_DESC : MSA_3R_DESC_BASE<"ave_u.d", int_mips_ave_u_d, MSA128DOpnd>,
1603                     IsCommutable;
1604
1605class AVER_S_B_DESC : MSA_3R_DESC_BASE<"aver_s.b", int_mips_aver_s_b,
1606                                       MSA128BOpnd>, IsCommutable;
1607class AVER_S_H_DESC : MSA_3R_DESC_BASE<"aver_s.h", int_mips_aver_s_h,
1608                                       MSA128HOpnd>, IsCommutable;
1609class AVER_S_W_DESC : MSA_3R_DESC_BASE<"aver_s.w", int_mips_aver_s_w,
1610                                       MSA128WOpnd>, IsCommutable;
1611class AVER_S_D_DESC : MSA_3R_DESC_BASE<"aver_s.d", int_mips_aver_s_d,
1612                                       MSA128DOpnd>, IsCommutable;
1613
1614class AVER_U_B_DESC : MSA_3R_DESC_BASE<"aver_u.b", int_mips_aver_u_b,
1615                                       MSA128BOpnd>, IsCommutable;
1616class AVER_U_H_DESC : MSA_3R_DESC_BASE<"aver_u.h", int_mips_aver_u_h,
1617                                       MSA128HOpnd>, IsCommutable;
1618class AVER_U_W_DESC : MSA_3R_DESC_BASE<"aver_u.w", int_mips_aver_u_w,
1619                                       MSA128WOpnd>, IsCommutable;
1620class AVER_U_D_DESC : MSA_3R_DESC_BASE<"aver_u.d", int_mips_aver_u_d,
1621                                       MSA128DOpnd>, IsCommutable;
1622
1623class BCLR_B_DESC : MSA_3R_DESC_BASE<"bclr.b", vbclr_b, MSA128BOpnd>;
1624class BCLR_H_DESC : MSA_3R_DESC_BASE<"bclr.h", vbclr_h, MSA128HOpnd>;
1625class BCLR_W_DESC : MSA_3R_DESC_BASE<"bclr.w", vbclr_w, MSA128WOpnd>;
1626class BCLR_D_DESC : MSA_3R_DESC_BASE<"bclr.d", vbclr_d, MSA128DOpnd>;
1627
1628class BCLRI_B_DESC : MSA_BIT_B_DESC_BASE<"bclri.b", and, vsplat_uimm_inv_pow2,
1629                                         MSA128BOpnd>;
1630class BCLRI_H_DESC : MSA_BIT_H_DESC_BASE<"bclri.h", and, vsplat_uimm_inv_pow2,
1631                                         MSA128HOpnd>;
1632class BCLRI_W_DESC : MSA_BIT_W_DESC_BASE<"bclri.w", and, vsplat_uimm_inv_pow2,
1633                                         MSA128WOpnd>;
1634class BCLRI_D_DESC : MSA_BIT_D_DESC_BASE<"bclri.d", and, vsplat_uimm_inv_pow2,
1635                                         MSA128DOpnd>;
1636
1637class BINSL_B_DESC : MSA_3R_BINSX_DESC_BASE<"binsl.b", int_mips_binsl_b,
1638                                            MSA128BOpnd>;
1639class BINSL_H_DESC : MSA_3R_BINSX_DESC_BASE<"binsl.h", int_mips_binsl_h,
1640                                            MSA128HOpnd>;
1641class BINSL_W_DESC : MSA_3R_BINSX_DESC_BASE<"binsl.w", int_mips_binsl_w,
1642                                            MSA128WOpnd>;
1643class BINSL_D_DESC : MSA_3R_BINSX_DESC_BASE<"binsl.d", int_mips_binsl_d,
1644                                            MSA128DOpnd>;
1645
1646class BINSLI_B_DESC : MSA_BIT_BINSLI_DESC_BASE<"binsli.b", v16i8, MSA128BOpnd>;
1647class BINSLI_H_DESC : MSA_BIT_BINSLI_DESC_BASE<"binsli.h", v8i16, MSA128HOpnd>;
1648class BINSLI_W_DESC : MSA_BIT_BINSLI_DESC_BASE<"binsli.w", v4i32, MSA128WOpnd>;
1649class BINSLI_D_DESC : MSA_BIT_BINSLI_DESC_BASE<"binsli.d", v2i64, MSA128DOpnd>;
1650
1651class BINSR_B_DESC : MSA_3R_BINSX_DESC_BASE<"binsr.b", int_mips_binsr_b,
1652                                            MSA128BOpnd>;
1653class BINSR_H_DESC : MSA_3R_BINSX_DESC_BASE<"binsr.h", int_mips_binsr_h,
1654                                            MSA128HOpnd>;
1655class BINSR_W_DESC : MSA_3R_BINSX_DESC_BASE<"binsr.w", int_mips_binsr_w,
1656                                            MSA128WOpnd>;
1657class BINSR_D_DESC : MSA_3R_BINSX_DESC_BASE<"binsr.d", int_mips_binsr_d,
1658                                            MSA128DOpnd>;
1659
1660class BINSRI_B_DESC : MSA_BIT_BINSRI_DESC_BASE<"binsri.b", v16i8, MSA128BOpnd>;
1661class BINSRI_H_DESC : MSA_BIT_BINSRI_DESC_BASE<"binsri.h", v8i16, MSA128HOpnd>;
1662class BINSRI_W_DESC : MSA_BIT_BINSRI_DESC_BASE<"binsri.w", v4i32, MSA128WOpnd>;
1663class BINSRI_D_DESC : MSA_BIT_BINSRI_DESC_BASE<"binsri.d", v2i64, MSA128DOpnd>;
1664
1665class BMNZ_V_DESC {
1666  dag OutOperandList = (outs MSA128BOpnd:$wd);
1667  dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1668                       MSA128BOpnd:$wt);
1669  string AsmString = "bmnz.v\t$wd, $ws, $wt";
1670  list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect MSA128BOpnd:$wt,
1671                                                      MSA128BOpnd:$ws,
1672                                                      MSA128BOpnd:$wd_in))];
1673  InstrItinClass Itinerary = NoItinerary;
1674  string Constraints = "$wd = $wd_in";
1675}
1676
1677class BMNZI_B_DESC {
1678  dag OutOperandList = (outs MSA128BOpnd:$wd);
1679  dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1680                           vsplat_uimm8:$u8);
1681  string AsmString = "bmnzi.b\t$wd, $ws, $u8";
1682  list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect vsplati8_uimm8:$u8,
1683                                                      MSA128BOpnd:$ws,
1684                                                      MSA128BOpnd:$wd_in))];
1685  InstrItinClass Itinerary = NoItinerary;
1686  string Constraints = "$wd = $wd_in";
1687}
1688
1689class BMZ_V_DESC {
1690  dag OutOperandList = (outs MSA128BOpnd:$wd);
1691  dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1692                       MSA128BOpnd:$wt);
1693  string AsmString = "bmz.v\t$wd, $ws, $wt";
1694  list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect MSA128BOpnd:$wt,
1695                                                      MSA128BOpnd:$wd_in,
1696                                                      MSA128BOpnd:$ws))];
1697  InstrItinClass Itinerary = NoItinerary;
1698  string Constraints = "$wd = $wd_in";
1699}
1700
1701class BMZI_B_DESC {
1702  dag OutOperandList = (outs MSA128BOpnd:$wd);
1703  dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1704                           vsplat_uimm8:$u8);
1705  string AsmString = "bmzi.b\t$wd, $ws, $u8";
1706  list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect vsplati8_uimm8:$u8,
1707                                                      MSA128BOpnd:$wd_in,
1708                                                      MSA128BOpnd:$ws))];
1709  InstrItinClass Itinerary = NoItinerary;
1710  string Constraints = "$wd = $wd_in";
1711}
1712
1713class BNEG_B_DESC : MSA_3R_DESC_BASE<"bneg.b", vbneg_b, MSA128BOpnd>;
1714class BNEG_H_DESC : MSA_3R_DESC_BASE<"bneg.h", vbneg_h, MSA128HOpnd>;
1715class BNEG_W_DESC : MSA_3R_DESC_BASE<"bneg.w", vbneg_w, MSA128WOpnd>;
1716class BNEG_D_DESC : MSA_3R_DESC_BASE<"bneg.d", vbneg_d, MSA128DOpnd>;
1717
1718class BNEGI_B_DESC : MSA_BIT_B_DESC_BASE<"bnegi.b", xor, vsplat_uimm_pow2,
1719                                         MSA128BOpnd>;
1720class BNEGI_H_DESC : MSA_BIT_H_DESC_BASE<"bnegi.h", xor, vsplat_uimm_pow2,
1721                                         MSA128HOpnd>;
1722class BNEGI_W_DESC : MSA_BIT_W_DESC_BASE<"bnegi.w", xor, vsplat_uimm_pow2,
1723                                         MSA128WOpnd>;
1724class BNEGI_D_DESC : MSA_BIT_D_DESC_BASE<"bnegi.d", xor, vsplat_uimm_pow2,
1725                                         MSA128DOpnd>;
1726
1727class BNZ_B_DESC : MSA_CBRANCH_DESC_BASE<"bnz.b", MSA128BOpnd>;
1728class BNZ_H_DESC : MSA_CBRANCH_DESC_BASE<"bnz.h", MSA128HOpnd>;
1729class BNZ_W_DESC : MSA_CBRANCH_DESC_BASE<"bnz.w", MSA128WOpnd>;
1730class BNZ_D_DESC : MSA_CBRANCH_DESC_BASE<"bnz.d", MSA128DOpnd>;
1731
1732class BNZ_V_DESC : MSA_CBRANCH_DESC_BASE<"bnz.v", MSA128BOpnd>;
1733
1734class BSEL_V_DESC {
1735  dag OutOperandList = (outs MSA128BOpnd:$wd);
1736  dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1737                       MSA128BOpnd:$wt);
1738  string AsmString = "bsel.v\t$wd, $ws, $wt";
1739  // Note that vselect and BSEL_V treat the condition operand the opposite way
1740  // from each other.
1741  //   (vselect cond, if_set, if_clear)
1742  //   (BSEL_V cond, if_clear, if_set)
1743  list<dag> Pattern = [(set MSA128BOpnd:$wd,
1744                        (vselect MSA128BOpnd:$wd_in, MSA128BOpnd:$wt,
1745                                                     MSA128BOpnd:$ws))];
1746  InstrItinClass Itinerary = NoItinerary;
1747  string Constraints = "$wd = $wd_in";
1748}
1749
1750class BSELI_B_DESC {
1751  dag OutOperandList = (outs MSA128BOpnd:$wd);
1752  dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1753                           vsplat_uimm8:$u8);
1754  string AsmString = "bseli.b\t$wd, $ws, $u8";
1755  // Note that vselect and BSEL_V treat the condition operand the opposite way
1756  // from each other.
1757  //   (vselect cond, if_set, if_clear)
1758  //   (BSEL_V cond, if_clear, if_set)
1759  list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect MSA128BOpnd:$wd_in,
1760                                                      vsplati8_uimm8:$u8,
1761                                                      MSA128BOpnd:$ws))];
1762  InstrItinClass Itinerary = NoItinerary;
1763  string Constraints = "$wd = $wd_in";
1764}
1765
1766class BSET_B_DESC : MSA_3R_DESC_BASE<"bset.b", vbset_b, MSA128BOpnd>;
1767class BSET_H_DESC : MSA_3R_DESC_BASE<"bset.h", vbset_h, MSA128HOpnd>;
1768class BSET_W_DESC : MSA_3R_DESC_BASE<"bset.w", vbset_w, MSA128WOpnd>;
1769class BSET_D_DESC : MSA_3R_DESC_BASE<"bset.d", vbset_d, MSA128DOpnd>;
1770
1771class BSETI_B_DESC : MSA_BIT_B_DESC_BASE<"bseti.b", or, vsplat_uimm_pow2,
1772                                         MSA128BOpnd>;
1773class BSETI_H_DESC : MSA_BIT_H_DESC_BASE<"bseti.h", or, vsplat_uimm_pow2,
1774                                         MSA128HOpnd>;
1775class BSETI_W_DESC : MSA_BIT_W_DESC_BASE<"bseti.w", or, vsplat_uimm_pow2,
1776                                         MSA128WOpnd>;
1777class BSETI_D_DESC : MSA_BIT_D_DESC_BASE<"bseti.d", or, vsplat_uimm_pow2,
1778                                         MSA128DOpnd>;
1779
1780class BZ_B_DESC : MSA_CBRANCH_DESC_BASE<"bz.b", MSA128BOpnd>;
1781class BZ_H_DESC : MSA_CBRANCH_DESC_BASE<"bz.h", MSA128HOpnd>;
1782class BZ_W_DESC : MSA_CBRANCH_DESC_BASE<"bz.w", MSA128WOpnd>;
1783class BZ_D_DESC : MSA_CBRANCH_DESC_BASE<"bz.d", MSA128DOpnd>;
1784
1785class BZ_V_DESC : MSA_CBRANCH_DESC_BASE<"bz.v", MSA128BOpnd>;
1786
1787class CEQ_B_DESC : MSA_3R_DESC_BASE<"ceq.b", vseteq_v16i8, MSA128BOpnd>,
1788                   IsCommutable;
1789class CEQ_H_DESC : MSA_3R_DESC_BASE<"ceq.h", vseteq_v8i16, MSA128HOpnd>,
1790                   IsCommutable;
1791class CEQ_W_DESC : MSA_3R_DESC_BASE<"ceq.w", vseteq_v4i32, MSA128WOpnd>,
1792                   IsCommutable;
1793class CEQ_D_DESC : MSA_3R_DESC_BASE<"ceq.d", vseteq_v2i64, MSA128DOpnd>,
1794                   IsCommutable;
1795
1796class CEQI_B_DESC : MSA_I5_DESC_BASE<"ceqi.b", vseteq_v16i8, vsplati8_simm5,
1797                                     MSA128BOpnd>;
1798class CEQI_H_DESC : MSA_I5_DESC_BASE<"ceqi.h", vseteq_v8i16, vsplati16_simm5,
1799                                     MSA128HOpnd>;
1800class CEQI_W_DESC : MSA_I5_DESC_BASE<"ceqi.w", vseteq_v4i32, vsplati32_simm5,
1801                                     MSA128WOpnd>;
1802class CEQI_D_DESC : MSA_I5_DESC_BASE<"ceqi.d", vseteq_v2i64, vsplati64_simm5,
1803                                     MSA128DOpnd>;
1804
1805class CFCMSA_DESC {
1806  dag OutOperandList = (outs GPR32Opnd:$rd);
1807  dag InOperandList = (ins MSA128CROpnd:$cs);
1808  string AsmString = "cfcmsa\t$rd, $cs";
1809  InstrItinClass Itinerary = NoItinerary;
1810  bit hasSideEffects = 1;
1811}
1812
1813class CLE_S_B_DESC : MSA_3R_DESC_BASE<"cle_s.b", vsetle_v16i8, MSA128BOpnd>;
1814class CLE_S_H_DESC : MSA_3R_DESC_BASE<"cle_s.h", vsetle_v8i16, MSA128HOpnd>;
1815class CLE_S_W_DESC : MSA_3R_DESC_BASE<"cle_s.w", vsetle_v4i32, MSA128WOpnd>;
1816class CLE_S_D_DESC : MSA_3R_DESC_BASE<"cle_s.d", vsetle_v2i64, MSA128DOpnd>;
1817
1818class CLE_U_B_DESC : MSA_3R_DESC_BASE<"cle_u.b", vsetule_v16i8, MSA128BOpnd>;
1819class CLE_U_H_DESC : MSA_3R_DESC_BASE<"cle_u.h", vsetule_v8i16, MSA128HOpnd>;
1820class CLE_U_W_DESC : MSA_3R_DESC_BASE<"cle_u.w", vsetule_v4i32, MSA128WOpnd>;
1821class CLE_U_D_DESC : MSA_3R_DESC_BASE<"cle_u.d", vsetule_v2i64, MSA128DOpnd>;
1822
1823class CLEI_S_B_DESC : MSA_I5_DESC_BASE<"clei_s.b", vsetle_v16i8,
1824                                       vsplati8_simm5,  MSA128BOpnd>;
1825class CLEI_S_H_DESC : MSA_I5_DESC_BASE<"clei_s.h", vsetle_v8i16,
1826                                       vsplati16_simm5, MSA128HOpnd>;
1827class CLEI_S_W_DESC : MSA_I5_DESC_BASE<"clei_s.w", vsetle_v4i32,
1828                                       vsplati32_simm5, MSA128WOpnd>;
1829class CLEI_S_D_DESC : MSA_I5_DESC_BASE<"clei_s.d", vsetle_v2i64,
1830                                       vsplati64_simm5, MSA128DOpnd>;
1831
1832class CLEI_U_B_DESC : MSA_I5_DESC_BASE<"clei_u.b", vsetule_v16i8,
1833                                       vsplati8_uimm5,  MSA128BOpnd>;
1834class CLEI_U_H_DESC : MSA_I5_DESC_BASE<"clei_u.h", vsetule_v8i16,
1835                                       vsplati16_uimm5, MSA128HOpnd>;
1836class CLEI_U_W_DESC : MSA_I5_DESC_BASE<"clei_u.w", vsetule_v4i32,
1837                                       vsplati32_uimm5, MSA128WOpnd>;
1838class CLEI_U_D_DESC : MSA_I5_DESC_BASE<"clei_u.d", vsetule_v2i64,
1839                                       vsplati64_uimm5, MSA128DOpnd>;
1840
1841class CLT_S_B_DESC : MSA_3R_DESC_BASE<"clt_s.b", vsetlt_v16i8, MSA128BOpnd>;
1842class CLT_S_H_DESC : MSA_3R_DESC_BASE<"clt_s.h", vsetlt_v8i16, MSA128HOpnd>;
1843class CLT_S_W_DESC : MSA_3R_DESC_BASE<"clt_s.w", vsetlt_v4i32, MSA128WOpnd>;
1844class CLT_S_D_DESC : MSA_3R_DESC_BASE<"clt_s.d", vsetlt_v2i64, MSA128DOpnd>;
1845
1846class CLT_U_B_DESC : MSA_3R_DESC_BASE<"clt_u.b", vsetult_v16i8, MSA128BOpnd>;
1847class CLT_U_H_DESC : MSA_3R_DESC_BASE<"clt_u.h", vsetult_v8i16, MSA128HOpnd>;
1848class CLT_U_W_DESC : MSA_3R_DESC_BASE<"clt_u.w", vsetult_v4i32, MSA128WOpnd>;
1849class CLT_U_D_DESC : MSA_3R_DESC_BASE<"clt_u.d", vsetult_v2i64, MSA128DOpnd>;
1850
1851class CLTI_S_B_DESC : MSA_I5_DESC_BASE<"clti_s.b", vsetlt_v16i8,
1852                                       vsplati8_simm5, MSA128BOpnd>;
1853class CLTI_S_H_DESC : MSA_I5_DESC_BASE<"clti_s.h", vsetlt_v8i16,
1854                                       vsplati16_simm5, MSA128HOpnd>;
1855class CLTI_S_W_DESC : MSA_I5_DESC_BASE<"clti_s.w", vsetlt_v4i32,
1856                                       vsplati32_simm5, MSA128WOpnd>;
1857class CLTI_S_D_DESC : MSA_I5_DESC_BASE<"clti_s.d", vsetlt_v2i64,
1858                                       vsplati64_simm5, MSA128DOpnd>;
1859
1860class CLTI_U_B_DESC : MSA_I5_DESC_BASE<"clti_u.b", vsetult_v16i8,
1861                                       vsplati8_uimm5, MSA128BOpnd>;
1862class CLTI_U_H_DESC : MSA_I5_DESC_BASE<"clti_u.h", vsetult_v8i16,
1863                                       vsplati16_uimm5, MSA128HOpnd>;
1864class CLTI_U_W_DESC : MSA_I5_DESC_BASE<"clti_u.w", vsetult_v4i32,
1865                                       vsplati32_uimm5, MSA128WOpnd>;
1866class CLTI_U_D_DESC : MSA_I5_DESC_BASE<"clti_u.d", vsetult_v2i64,
1867                                       vsplati64_uimm5, MSA128DOpnd>;
1868
1869class COPY_S_B_DESC : MSA_COPY_DESC_BASE<"copy_s.b", vextract_sext_i8,  v16i8,
1870                                         GPR32Opnd, MSA128BOpnd>;
1871class COPY_S_H_DESC : MSA_COPY_DESC_BASE<"copy_s.h", vextract_sext_i16, v8i16,
1872                                         GPR32Opnd, MSA128HOpnd>;
1873class COPY_S_W_DESC : MSA_COPY_DESC_BASE<"copy_s.w", vextract_sext_i32, v4i32,
1874                                         GPR32Opnd, MSA128WOpnd>;
1875class COPY_S_D_DESC : MSA_COPY_DESC_BASE<"copy_s.d", vextract_sext_i64, v2i64,
1876                                         GPR64Opnd, MSA128DOpnd>;
1877
1878class COPY_U_B_DESC : MSA_COPY_DESC_BASE<"copy_u.b", vextract_zext_i8,  v16i8,
1879                                         GPR32Opnd, MSA128BOpnd>;
1880class COPY_U_H_DESC : MSA_COPY_DESC_BASE<"copy_u.h", vextract_zext_i16, v8i16,
1881                                         GPR32Opnd, MSA128HOpnd>;
1882class COPY_U_W_DESC : MSA_COPY_DESC_BASE<"copy_u.w", vextract_zext_i32, v4i32,
1883                                         GPR32Opnd, MSA128WOpnd>;
1884
1885class COPY_FW_PSEUDO_DESC : MSA_COPY_PSEUDO_BASE<vector_extract, v4f32, FGR32,
1886                                                 MSA128W>;
1887class COPY_FD_PSEUDO_DESC : MSA_COPY_PSEUDO_BASE<vector_extract, v2f64, FGR64,
1888                                                 MSA128D>;
1889
1890class CTCMSA_DESC {
1891  dag OutOperandList = (outs);
1892  dag InOperandList = (ins MSA128CROpnd:$cd, GPR32Opnd:$rs);
1893  string AsmString = "ctcmsa\t$cd, $rs";
1894  InstrItinClass Itinerary = NoItinerary;
1895  bit hasSideEffects = 1;
1896}
1897
1898class DIV_S_B_DESC : MSA_3R_DESC_BASE<"div_s.b", sdiv, MSA128BOpnd>;
1899class DIV_S_H_DESC : MSA_3R_DESC_BASE<"div_s.h", sdiv, MSA128HOpnd>;
1900class DIV_S_W_DESC : MSA_3R_DESC_BASE<"div_s.w", sdiv, MSA128WOpnd>;
1901class DIV_S_D_DESC : MSA_3R_DESC_BASE<"div_s.d", sdiv, MSA128DOpnd>;
1902
1903class DIV_U_B_DESC : MSA_3R_DESC_BASE<"div_u.b", udiv, MSA128BOpnd>;
1904class DIV_U_H_DESC : MSA_3R_DESC_BASE<"div_u.h", udiv, MSA128HOpnd>;
1905class DIV_U_W_DESC : MSA_3R_DESC_BASE<"div_u.w", udiv, MSA128WOpnd>;
1906class DIV_U_D_DESC : MSA_3R_DESC_BASE<"div_u.d", udiv, MSA128DOpnd>;
1907
1908class DOTP_S_H_DESC : MSA_3R_DESC_BASE<"dotp_s.h", int_mips_dotp_s_h,
1909                                       MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>,
1910                      IsCommutable;
1911class DOTP_S_W_DESC : MSA_3R_DESC_BASE<"dotp_s.w", int_mips_dotp_s_w,
1912                                       MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>,
1913                      IsCommutable;
1914class DOTP_S_D_DESC : MSA_3R_DESC_BASE<"dotp_s.d", int_mips_dotp_s_d,
1915                                       MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>,
1916                      IsCommutable;
1917
1918class DOTP_U_H_DESC : MSA_3R_DESC_BASE<"dotp_u.h", int_mips_dotp_u_h,
1919                                       MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>,
1920                      IsCommutable;
1921class DOTP_U_W_DESC : MSA_3R_DESC_BASE<"dotp_u.w", int_mips_dotp_u_w,
1922                                       MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>,
1923                      IsCommutable;
1924class DOTP_U_D_DESC : MSA_3R_DESC_BASE<"dotp_u.d", int_mips_dotp_u_d,
1925                                       MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>,
1926                      IsCommutable;
1927
1928class DPADD_S_H_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.h", int_mips_dpadd_s_h,
1929                                           MSA128HOpnd, MSA128BOpnd,
1930                                           MSA128BOpnd>, IsCommutable;
1931class DPADD_S_W_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.w", int_mips_dpadd_s_w,
1932                                           MSA128WOpnd, MSA128HOpnd,
1933                                           MSA128HOpnd>, IsCommutable;
1934class DPADD_S_D_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.d", int_mips_dpadd_s_d,
1935                                           MSA128DOpnd, MSA128WOpnd,
1936                                           MSA128WOpnd>, IsCommutable;
1937
1938class DPADD_U_H_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.h", int_mips_dpadd_u_h,
1939                                           MSA128HOpnd, MSA128BOpnd,
1940                                           MSA128BOpnd>, IsCommutable;
1941class DPADD_U_W_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.w", int_mips_dpadd_u_w,
1942                                           MSA128WOpnd, MSA128HOpnd,
1943                                           MSA128HOpnd>, IsCommutable;
1944class DPADD_U_D_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.d", int_mips_dpadd_u_d,
1945                                           MSA128DOpnd, MSA128WOpnd,
1946                                           MSA128WOpnd>, IsCommutable;
1947
1948class DPSUB_S_H_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.h", int_mips_dpsub_s_h,
1949                                           MSA128HOpnd, MSA128BOpnd,
1950                                           MSA128BOpnd>;
1951class DPSUB_S_W_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.w", int_mips_dpsub_s_w,
1952                                           MSA128WOpnd, MSA128HOpnd,
1953                                           MSA128HOpnd>;
1954class DPSUB_S_D_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.d", int_mips_dpsub_s_d,
1955                                           MSA128DOpnd, MSA128WOpnd,
1956                                           MSA128WOpnd>;
1957
1958class DPSUB_U_H_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.h", int_mips_dpsub_u_h,
1959                                           MSA128HOpnd, MSA128BOpnd,
1960                                           MSA128BOpnd>;
1961class DPSUB_U_W_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.w", int_mips_dpsub_u_w,
1962                                           MSA128WOpnd, MSA128HOpnd,
1963                                           MSA128HOpnd>;
1964class DPSUB_U_D_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.d", int_mips_dpsub_u_d,
1965                                           MSA128DOpnd, MSA128WOpnd,
1966                                           MSA128WOpnd>;
1967
1968class FADD_W_DESC : MSA_3RF_DESC_BASE<"fadd.w", fadd, MSA128WOpnd>,
1969                    IsCommutable;
1970class FADD_D_DESC : MSA_3RF_DESC_BASE<"fadd.d", fadd, MSA128DOpnd>,
1971                    IsCommutable;
1972
1973class FCAF_W_DESC : MSA_3RF_DESC_BASE<"fcaf.w", int_mips_fcaf_w, MSA128WOpnd>,
1974                    IsCommutable;
1975class FCAF_D_DESC : MSA_3RF_DESC_BASE<"fcaf.d", int_mips_fcaf_d, MSA128DOpnd>,
1976                    IsCommutable;
1977
1978class FCEQ_W_DESC : MSA_3RF_DESC_BASE<"fceq.w", vfsetoeq_v4f32, MSA128WOpnd>,
1979                    IsCommutable;
1980class FCEQ_D_DESC : MSA_3RF_DESC_BASE<"fceq.d", vfsetoeq_v2f64, MSA128DOpnd>,
1981                    IsCommutable;
1982
1983class FCLASS_W_DESC : MSA_2RF_DESC_BASE<"fclass.w", int_mips_fclass_w,
1984                                        MSA128WOpnd>;
1985class FCLASS_D_DESC : MSA_2RF_DESC_BASE<"fclass.d", int_mips_fclass_d,
1986                                        MSA128DOpnd>;
1987
1988class FCLE_W_DESC : MSA_3RF_DESC_BASE<"fcle.w", vfsetole_v4f32, MSA128WOpnd>;
1989class FCLE_D_DESC : MSA_3RF_DESC_BASE<"fcle.d", vfsetole_v2f64, MSA128DOpnd>;
1990
1991class FCLT_W_DESC : MSA_3RF_DESC_BASE<"fclt.w", vfsetolt_v4f32, MSA128WOpnd>;
1992class FCLT_D_DESC : MSA_3RF_DESC_BASE<"fclt.d", vfsetolt_v2f64, MSA128DOpnd>;
1993
1994class FCNE_W_DESC : MSA_3RF_DESC_BASE<"fcne.w", vfsetone_v4f32, MSA128WOpnd>,
1995                    IsCommutable;
1996class FCNE_D_DESC : MSA_3RF_DESC_BASE<"fcne.d", vfsetone_v2f64, MSA128DOpnd>,
1997                    IsCommutable;
1998
1999class FCOR_W_DESC : MSA_3RF_DESC_BASE<"fcor.w", vfsetord_v4f32, MSA128WOpnd>,
2000                    IsCommutable;
2001class FCOR_D_DESC : MSA_3RF_DESC_BASE<"fcor.d", vfsetord_v2f64, MSA128DOpnd>,
2002                    IsCommutable;
2003
2004class FCUEQ_W_DESC : MSA_3RF_DESC_BASE<"fcueq.w", vfsetueq_v4f32, MSA128WOpnd>,
2005                     IsCommutable;
2006class FCUEQ_D_DESC : MSA_3RF_DESC_BASE<"fcueq.d", vfsetueq_v2f64, MSA128DOpnd>,
2007                     IsCommutable;
2008
2009class FCULE_W_DESC : MSA_3RF_DESC_BASE<"fcule.w", vfsetule_v4f32, MSA128WOpnd>,
2010                     IsCommutable;
2011class FCULE_D_DESC : MSA_3RF_DESC_BASE<"fcule.d", vfsetule_v2f64, MSA128DOpnd>,
2012                     IsCommutable;
2013
2014class FCULT_W_DESC : MSA_3RF_DESC_BASE<"fcult.w", vfsetult_v4f32, MSA128WOpnd>,
2015                     IsCommutable;
2016class FCULT_D_DESC : MSA_3RF_DESC_BASE<"fcult.d", vfsetult_v2f64, MSA128DOpnd>,
2017                     IsCommutable;
2018
2019class FCUN_W_DESC : MSA_3RF_DESC_BASE<"fcun.w", vfsetun_v4f32, MSA128WOpnd>,
2020                    IsCommutable;
2021class FCUN_D_DESC : MSA_3RF_DESC_BASE<"fcun.d", vfsetun_v2f64, MSA128DOpnd>,
2022                    IsCommutable;
2023
2024class FCUNE_W_DESC : MSA_3RF_DESC_BASE<"fcune.w", vfsetune_v4f32, MSA128WOpnd>,
2025                     IsCommutable;
2026class FCUNE_D_DESC : MSA_3RF_DESC_BASE<"fcune.d", vfsetune_v2f64, MSA128DOpnd>,
2027                     IsCommutable;
2028
2029class FDIV_W_DESC : MSA_3RF_DESC_BASE<"fdiv.w", fdiv, MSA128WOpnd>;
2030class FDIV_D_DESC : MSA_3RF_DESC_BASE<"fdiv.d", fdiv, MSA128DOpnd>;
2031
2032class FEXDO_H_DESC : MSA_3RF_DESC_BASE<"fexdo.h", int_mips_fexdo_h,
2033                                       MSA128HOpnd, MSA128WOpnd, MSA128WOpnd>;
2034class FEXDO_W_DESC : MSA_3RF_DESC_BASE<"fexdo.w", int_mips_fexdo_w,
2035                                       MSA128WOpnd, MSA128DOpnd, MSA128DOpnd>;
2036
2037// The fexp2.df instruction multiplies the first operand by 2 to the power of
2038// the second operand. We therefore need a pseudo-insn in order to invent the
2039// 1.0 when we only need to match ISD::FEXP2.
2040class FEXP2_W_DESC : MSA_3RF_DESC_BASE<"fexp2.w", mul_fexp2, MSA128WOpnd>;
2041class FEXP2_D_DESC : MSA_3RF_DESC_BASE<"fexp2.d", mul_fexp2, MSA128DOpnd>;
2042let usesCustomInserter = 1 in {
2043  class FEXP2_W_1_PSEUDO_DESC :
2044      MSAPseudo<(outs MSA128W:$wd), (ins MSA128W:$ws),
2045                [(set MSA128W:$wd, (fexp2 MSA128W:$ws))]>;
2046  class FEXP2_D_1_PSEUDO_DESC :
2047      MSAPseudo<(outs MSA128D:$wd), (ins MSA128D:$ws),
2048                [(set MSA128D:$wd, (fexp2 MSA128D:$ws))]>;
2049}
2050
2051class FEXUPL_W_DESC : MSA_2RF_DESC_BASE<"fexupl.w", int_mips_fexupl_w,
2052                                        MSA128WOpnd, MSA128HOpnd>;
2053class FEXUPL_D_DESC : MSA_2RF_DESC_BASE<"fexupl.d", int_mips_fexupl_d,
2054                                        MSA128DOpnd, MSA128WOpnd>;
2055
2056class FEXUPR_W_DESC : MSA_2RF_DESC_BASE<"fexupr.w", int_mips_fexupr_w,
2057                                        MSA128WOpnd, MSA128HOpnd>;
2058class FEXUPR_D_DESC : MSA_2RF_DESC_BASE<"fexupr.d", int_mips_fexupr_d,
2059                                        MSA128DOpnd, MSA128WOpnd>;
2060
2061class FFINT_S_W_DESC : MSA_2RF_DESC_BASE<"ffint_s.w", sint_to_fp, MSA128WOpnd>;
2062class FFINT_S_D_DESC : MSA_2RF_DESC_BASE<"ffint_s.d", sint_to_fp, MSA128DOpnd>;
2063
2064class FFINT_U_W_DESC : MSA_2RF_DESC_BASE<"ffint_u.w", uint_to_fp, MSA128WOpnd>;
2065class FFINT_U_D_DESC : MSA_2RF_DESC_BASE<"ffint_u.d", uint_to_fp, MSA128DOpnd>;
2066
2067class FFQL_W_DESC : MSA_2RF_DESC_BASE<"ffql.w", int_mips_ffql_w,
2068                                      MSA128WOpnd, MSA128HOpnd>;
2069class FFQL_D_DESC : MSA_2RF_DESC_BASE<"ffql.d", int_mips_ffql_d,
2070                                      MSA128DOpnd, MSA128WOpnd>;
2071
2072class FFQR_W_DESC : MSA_2RF_DESC_BASE<"ffqr.w", int_mips_ffqr_w,
2073                                      MSA128WOpnd, MSA128HOpnd>;
2074class FFQR_D_DESC : MSA_2RF_DESC_BASE<"ffqr.d", int_mips_ffqr_d,
2075                                      MSA128DOpnd, MSA128WOpnd>;
2076
2077class FILL_B_DESC : MSA_2R_FILL_DESC_BASE<"fill.b", v16i8, vsplati8,
2078                                          MSA128BOpnd, GPR32Opnd>;
2079class FILL_H_DESC : MSA_2R_FILL_DESC_BASE<"fill.h", v8i16, vsplati16,
2080                                          MSA128HOpnd, GPR32Opnd>;
2081class FILL_W_DESC : MSA_2R_FILL_DESC_BASE<"fill.w", v4i32, vsplati32,
2082                                          MSA128WOpnd, GPR32Opnd>;
2083class FILL_D_DESC : MSA_2R_FILL_DESC_BASE<"fill.d", v2i64, vsplati64,
2084                                          MSA128DOpnd, GPR64Opnd>;
2085
2086class FILL_FW_PSEUDO_DESC : MSA_2R_FILL_PSEUDO_BASE<v4f32, vsplatf32, MSA128W,
2087                                                    FGR32>;
2088class FILL_FD_PSEUDO_DESC : MSA_2R_FILL_PSEUDO_BASE<v2f64, vsplatf64, MSA128D,
2089                                                    FGR64>;
2090
2091class FLOG2_W_DESC : MSA_2RF_DESC_BASE<"flog2.w", flog2, MSA128WOpnd>;
2092class FLOG2_D_DESC : MSA_2RF_DESC_BASE<"flog2.d", flog2, MSA128DOpnd>;
2093
2094class FMADD_W_DESC : MSA_3RF_4RF_DESC_BASE<"fmadd.w", fma, MSA128WOpnd>;
2095class FMADD_D_DESC : MSA_3RF_4RF_DESC_BASE<"fmadd.d", fma, MSA128DOpnd>;
2096
2097class FMAX_W_DESC : MSA_3RF_DESC_BASE<"fmax.w", int_mips_fmax_w, MSA128WOpnd>;
2098class FMAX_D_DESC : MSA_3RF_DESC_BASE<"fmax.d", int_mips_fmax_d, MSA128DOpnd>;
2099
2100class FMAX_A_W_DESC : MSA_3RF_DESC_BASE<"fmax_a.w", int_mips_fmax_a_w,
2101                                        MSA128WOpnd>;
2102class FMAX_A_D_DESC : MSA_3RF_DESC_BASE<"fmax_a.d", int_mips_fmax_a_d,
2103                                        MSA128DOpnd>;
2104
2105class FMIN_W_DESC : MSA_3RF_DESC_BASE<"fmin.w", int_mips_fmin_w, MSA128WOpnd>;
2106class FMIN_D_DESC : MSA_3RF_DESC_BASE<"fmin.d", int_mips_fmin_d, MSA128DOpnd>;
2107
2108class FMIN_A_W_DESC : MSA_3RF_DESC_BASE<"fmin_a.w", int_mips_fmin_a_w,
2109                                        MSA128WOpnd>;
2110class FMIN_A_D_DESC : MSA_3RF_DESC_BASE<"fmin_a.d", int_mips_fmin_a_d,
2111                                        MSA128DOpnd>;
2112
2113class FMSUB_W_DESC : MSA_3RF_4RF_DESC_BASE<"fmsub.w", fms, MSA128WOpnd>;
2114class FMSUB_D_DESC : MSA_3RF_4RF_DESC_BASE<"fmsub.d", fms, MSA128DOpnd>;
2115
2116class FMUL_W_DESC : MSA_3RF_DESC_BASE<"fmul.w", fmul, MSA128WOpnd>;
2117class FMUL_D_DESC : MSA_3RF_DESC_BASE<"fmul.d", fmul, MSA128DOpnd>;
2118
2119class FRINT_W_DESC : MSA_2RF_DESC_BASE<"frint.w", frint, MSA128WOpnd>;
2120class FRINT_D_DESC : MSA_2RF_DESC_BASE<"frint.d", frint, MSA128DOpnd>;
2121
2122class FRCP_W_DESC : MSA_2RF_DESC_BASE<"frcp.w", int_mips_frcp_w, MSA128WOpnd>;
2123class FRCP_D_DESC : MSA_2RF_DESC_BASE<"frcp.d", int_mips_frcp_d, MSA128DOpnd>;
2124
2125class FRSQRT_W_DESC : MSA_2RF_DESC_BASE<"frsqrt.w", int_mips_frsqrt_w,
2126                                        MSA128WOpnd>;
2127class FRSQRT_D_DESC : MSA_2RF_DESC_BASE<"frsqrt.d", int_mips_frsqrt_d,
2128                                        MSA128DOpnd>;
2129
2130class FSAF_W_DESC : MSA_3RF_DESC_BASE<"fsaf.w", int_mips_fsaf_w, MSA128WOpnd>;
2131class FSAF_D_DESC : MSA_3RF_DESC_BASE<"fsaf.d", int_mips_fsaf_d, MSA128DOpnd>;
2132
2133class FSEQ_W_DESC : MSA_3RF_DESC_BASE<"fseq.w", int_mips_fseq_w, MSA128WOpnd>;
2134class FSEQ_D_DESC : MSA_3RF_DESC_BASE<"fseq.d", int_mips_fseq_d, MSA128DOpnd>;
2135
2136class FSLE_W_DESC : MSA_3RF_DESC_BASE<"fsle.w", int_mips_fsle_w, MSA128WOpnd>;
2137class FSLE_D_DESC : MSA_3RF_DESC_BASE<"fsle.d", int_mips_fsle_d, MSA128DOpnd>;
2138
2139class FSLT_W_DESC : MSA_3RF_DESC_BASE<"fslt.w", int_mips_fslt_w, MSA128WOpnd>;
2140class FSLT_D_DESC : MSA_3RF_DESC_BASE<"fslt.d", int_mips_fslt_d, MSA128DOpnd>;
2141
2142class FSNE_W_DESC : MSA_3RF_DESC_BASE<"fsne.w", int_mips_fsne_w, MSA128WOpnd>;
2143class FSNE_D_DESC : MSA_3RF_DESC_BASE<"fsne.d", int_mips_fsne_d, MSA128DOpnd>;
2144
2145class FSOR_W_DESC : MSA_3RF_DESC_BASE<"fsor.w", int_mips_fsor_w, MSA128WOpnd>;
2146class FSOR_D_DESC : MSA_3RF_DESC_BASE<"fsor.d", int_mips_fsor_d, MSA128DOpnd>;
2147
2148class FSQRT_W_DESC : MSA_2RF_DESC_BASE<"fsqrt.w", fsqrt, MSA128WOpnd>;
2149class FSQRT_D_DESC : MSA_2RF_DESC_BASE<"fsqrt.d", fsqrt, MSA128DOpnd>;
2150
2151class FSUB_W_DESC : MSA_3RF_DESC_BASE<"fsub.w", fsub, MSA128WOpnd>;
2152class FSUB_D_DESC : MSA_3RF_DESC_BASE<"fsub.d", fsub, MSA128DOpnd>;
2153
2154class FSUEQ_W_DESC : MSA_3RF_DESC_BASE<"fsueq.w", int_mips_fsueq_w,
2155                                       MSA128WOpnd>;
2156class FSUEQ_D_DESC : MSA_3RF_DESC_BASE<"fsueq.d", int_mips_fsueq_d,
2157                                       MSA128DOpnd>;
2158
2159class FSULE_W_DESC : MSA_3RF_DESC_BASE<"fsule.w", int_mips_fsule_w,
2160                                       MSA128WOpnd>;
2161class FSULE_D_DESC : MSA_3RF_DESC_BASE<"fsule.d", int_mips_fsule_d,
2162                                       MSA128DOpnd>;
2163
2164class FSULT_W_DESC : MSA_3RF_DESC_BASE<"fsult.w", int_mips_fsult_w,
2165                                       MSA128WOpnd>;
2166class FSULT_D_DESC : MSA_3RF_DESC_BASE<"fsult.d", int_mips_fsult_d,
2167                                       MSA128DOpnd>;
2168
2169class FSUN_W_DESC : MSA_3RF_DESC_BASE<"fsun.w", int_mips_fsun_w,
2170                                      MSA128WOpnd>;
2171class FSUN_D_DESC : MSA_3RF_DESC_BASE<"fsun.d", int_mips_fsun_d,
2172                                      MSA128DOpnd>;
2173
2174class FSUNE_W_DESC : MSA_3RF_DESC_BASE<"fsune.w", int_mips_fsune_w,
2175                                       MSA128WOpnd>;
2176class FSUNE_D_DESC : MSA_3RF_DESC_BASE<"fsune.d", int_mips_fsune_d,
2177                                       MSA128DOpnd>;
2178
2179class FTINT_S_W_DESC : MSA_2RF_DESC_BASE<"ftint_s.w", int_mips_ftint_s_w,
2180                                         MSA128WOpnd>;
2181class FTINT_S_D_DESC : MSA_2RF_DESC_BASE<"ftint_s.d", int_mips_ftint_s_d,
2182                                         MSA128DOpnd>;
2183
2184class FTINT_U_W_DESC : MSA_2RF_DESC_BASE<"ftint_u.w", int_mips_ftint_u_w,
2185                                         MSA128WOpnd>;
2186class FTINT_U_D_DESC : MSA_2RF_DESC_BASE<"ftint_u.d", int_mips_ftint_u_d,
2187                                         MSA128DOpnd>;
2188
2189class FTQ_H_DESC : MSA_3RF_DESC_BASE<"ftq.h", int_mips_ftq_h,
2190                                     MSA128HOpnd, MSA128WOpnd, MSA128WOpnd>;
2191class FTQ_W_DESC : MSA_3RF_DESC_BASE<"ftq.w", int_mips_ftq_w,
2192                                     MSA128WOpnd, MSA128DOpnd, MSA128DOpnd>;
2193
2194class FTRUNC_S_W_DESC : MSA_2RF_DESC_BASE<"ftrunc_s.w", fp_to_sint,
2195                                          MSA128WOpnd>;
2196class FTRUNC_S_D_DESC : MSA_2RF_DESC_BASE<"ftrunc_s.d", fp_to_sint,
2197                                          MSA128DOpnd>;
2198
2199class FTRUNC_U_W_DESC : MSA_2RF_DESC_BASE<"ftrunc_u.w", fp_to_uint,
2200                                          MSA128WOpnd>;
2201class FTRUNC_U_D_DESC : MSA_2RF_DESC_BASE<"ftrunc_u.d", fp_to_uint,
2202                                          MSA128DOpnd>;
2203
2204class HADD_S_H_DESC : MSA_3R_DESC_BASE<"hadd_s.h", int_mips_hadd_s_h,
2205                                       MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>;
2206class HADD_S_W_DESC : MSA_3R_DESC_BASE<"hadd_s.w", int_mips_hadd_s_w,
2207                                       MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>;
2208class HADD_S_D_DESC : MSA_3R_DESC_BASE<"hadd_s.d", int_mips_hadd_s_d,
2209                                       MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>;
2210
2211class HADD_U_H_DESC : MSA_3R_DESC_BASE<"hadd_u.h", int_mips_hadd_u_h,
2212                                       MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>;
2213class HADD_U_W_DESC : MSA_3R_DESC_BASE<"hadd_u.w", int_mips_hadd_u_w,
2214                                       MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>;
2215class HADD_U_D_DESC : MSA_3R_DESC_BASE<"hadd_u.d", int_mips_hadd_u_d,
2216                                       MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>;
2217
2218class HSUB_S_H_DESC : MSA_3R_DESC_BASE<"hsub_s.h", int_mips_hsub_s_h,
2219                                       MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>;
2220class HSUB_S_W_DESC : MSA_3R_DESC_BASE<"hsub_s.w", int_mips_hsub_s_w,
2221                                       MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>;
2222class HSUB_S_D_DESC : MSA_3R_DESC_BASE<"hsub_s.d", int_mips_hsub_s_d,
2223                                       MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>;
2224
2225class HSUB_U_H_DESC : MSA_3R_DESC_BASE<"hsub_u.h", int_mips_hsub_u_h,
2226                                       MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>;
2227class HSUB_U_W_DESC : MSA_3R_DESC_BASE<"hsub_u.w", int_mips_hsub_u_w,
2228                                       MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>;
2229class HSUB_U_D_DESC : MSA_3R_DESC_BASE<"hsub_u.d", int_mips_hsub_u_d,
2230                                       MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>;
2231
2232class ILVEV_B_DESC : MSA_3R_DESC_BASE<"ilvev.b", MipsILVEV, MSA128BOpnd>;
2233class ILVEV_H_DESC : MSA_3R_DESC_BASE<"ilvev.h", MipsILVEV, MSA128HOpnd>;
2234class ILVEV_W_DESC : MSA_3R_DESC_BASE<"ilvev.w", MipsILVEV, MSA128WOpnd>;
2235class ILVEV_D_DESC : MSA_3R_DESC_BASE<"ilvev.d", MipsILVEV, MSA128DOpnd>;
2236
2237class ILVL_B_DESC : MSA_3R_DESC_BASE<"ilvl.b", MipsILVL, MSA128BOpnd>;
2238class ILVL_H_DESC : MSA_3R_DESC_BASE<"ilvl.h", MipsILVL, MSA128HOpnd>;
2239class ILVL_W_DESC : MSA_3R_DESC_BASE<"ilvl.w", MipsILVL, MSA128WOpnd>;
2240class ILVL_D_DESC : MSA_3R_DESC_BASE<"ilvl.d", MipsILVL, MSA128DOpnd>;
2241
2242class ILVOD_B_DESC : MSA_3R_DESC_BASE<"ilvod.b", MipsILVOD, MSA128BOpnd>;
2243class ILVOD_H_DESC : MSA_3R_DESC_BASE<"ilvod.h", MipsILVOD, MSA128HOpnd>;
2244class ILVOD_W_DESC : MSA_3R_DESC_BASE<"ilvod.w", MipsILVOD, MSA128WOpnd>;
2245class ILVOD_D_DESC : MSA_3R_DESC_BASE<"ilvod.d", MipsILVOD, MSA128DOpnd>;
2246
2247class ILVR_B_DESC : MSA_3R_DESC_BASE<"ilvr.b", MipsILVR, MSA128BOpnd>;
2248class ILVR_H_DESC : MSA_3R_DESC_BASE<"ilvr.h", MipsILVR, MSA128HOpnd>;
2249class ILVR_W_DESC : MSA_3R_DESC_BASE<"ilvr.w", MipsILVR, MSA128WOpnd>;
2250class ILVR_D_DESC : MSA_3R_DESC_BASE<"ilvr.d", MipsILVR, MSA128DOpnd>;
2251
2252class INSERT_B_DESC : MSA_INSERT_DESC_BASE<"insert.b", vinsert_v16i8,
2253                                           MSA128BOpnd, GPR32Opnd>;
2254class INSERT_H_DESC : MSA_INSERT_DESC_BASE<"insert.h", vinsert_v8i16,
2255                                           MSA128HOpnd, GPR32Opnd>;
2256class INSERT_W_DESC : MSA_INSERT_DESC_BASE<"insert.w", vinsert_v4i32,
2257                                           MSA128WOpnd, GPR32Opnd>;
2258class INSERT_D_DESC : MSA_INSERT_DESC_BASE<"insert.d", vinsert_v2i64,
2259                                           MSA128DOpnd, GPR64Opnd>;
2260
2261class INSERT_B_VIDX_PSEUDO_DESC :
2262    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v16i8, MSA128BOpnd, GPR32Opnd, GPR32Opnd>;
2263class INSERT_H_VIDX_PSEUDO_DESC :
2264    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v8i16, MSA128HOpnd, GPR32Opnd, GPR32Opnd>;
2265class INSERT_W_VIDX_PSEUDO_DESC :
2266    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v4i32, MSA128WOpnd, GPR32Opnd, GPR32Opnd>;
2267class INSERT_D_VIDX_PSEUDO_DESC :
2268    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v2i64, MSA128DOpnd, GPR64Opnd, GPR32Opnd>;
2269
2270class INSERT_FW_PSEUDO_DESC : MSA_INSERT_PSEUDO_BASE<vector_insert, v4f32,
2271                                                     MSA128WOpnd, FGR32Opnd>;
2272class INSERT_FD_PSEUDO_DESC : MSA_INSERT_PSEUDO_BASE<vector_insert, v2f64,
2273                                                     MSA128DOpnd, FGR64Opnd>;
2274
2275class INSERT_FW_VIDX_PSEUDO_DESC :
2276    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v4f32, MSA128WOpnd, FGR32Opnd, GPR32Opnd>;
2277class INSERT_FD_VIDX_PSEUDO_DESC :
2278    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v2f64, MSA128DOpnd, FGR64Opnd, GPR32Opnd>;
2279
2280class INSERT_B_VIDX64_PSEUDO_DESC :
2281    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v16i8, MSA128BOpnd, GPR32Opnd, GPR64Opnd>;
2282class INSERT_H_VIDX64_PSEUDO_DESC :
2283    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v8i16, MSA128HOpnd, GPR32Opnd, GPR64Opnd>;
2284class INSERT_W_VIDX64_PSEUDO_DESC :
2285    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v4i32, MSA128WOpnd, GPR32Opnd, GPR64Opnd>;
2286class INSERT_D_VIDX64_PSEUDO_DESC :
2287    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v2i64, MSA128DOpnd, GPR64Opnd, GPR64Opnd>;
2288
2289class INSERT_FW_VIDX64_PSEUDO_DESC :
2290    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v4f32, MSA128WOpnd, FGR32Opnd, GPR64Opnd>;
2291class INSERT_FD_VIDX64_PSEUDO_DESC :
2292    MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v2f64, MSA128DOpnd, FGR64Opnd, GPR64Opnd>;
2293
2294class INSVE_B_DESC : MSA_INSVE_DESC_BASE<"insve.b", insve_v16i8, uimm4, immZExt4,
2295                                         MSA128BOpnd>;
2296class INSVE_H_DESC : MSA_INSVE_DESC_BASE<"insve.h", insve_v8i16, uimm3, immZExt3,
2297                                         MSA128HOpnd>;
2298class INSVE_W_DESC : MSA_INSVE_DESC_BASE<"insve.w", insve_v4i32, uimm2, immZExt2,
2299                                         MSA128WOpnd>;
2300class INSVE_D_DESC : MSA_INSVE_DESC_BASE<"insve.d", insve_v2i64, uimm1, immZExt1,
2301                                         MSA128DOpnd>;
2302
2303class LD_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
2304                   ValueType TyNode, RegisterOperand ROWD,
2305                   Operand MemOpnd = mem_msa, ComplexPattern Addr = addrimm10,
2306                   InstrItinClass itin = NoItinerary> {
2307  dag OutOperandList = (outs ROWD:$wd);
2308  dag InOperandList = (ins MemOpnd:$addr);
2309  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
2310  list<dag> Pattern = [(set ROWD:$wd, (TyNode (OpNode Addr:$addr)))];
2311  InstrItinClass Itinerary = itin;
2312  string DecoderMethod = "DecodeMSA128Mem";
2313}
2314
2315class LD_B_DESC : LD_DESC_BASE<"ld.b", load, v16i8, MSA128BOpnd>;
2316class LD_H_DESC : LD_DESC_BASE<"ld.h", load, v8i16, MSA128HOpnd>;
2317class LD_W_DESC : LD_DESC_BASE<"ld.w", load, v4i32, MSA128WOpnd>;
2318class LD_D_DESC : LD_DESC_BASE<"ld.d", load, v2i64, MSA128DOpnd>;
2319
2320class LDI_B_DESC : MSA_I10_LDI_DESC_BASE<"ldi.b", MSA128BOpnd>;
2321class LDI_H_DESC : MSA_I10_LDI_DESC_BASE<"ldi.h", MSA128HOpnd>;
2322class LDI_W_DESC : MSA_I10_LDI_DESC_BASE<"ldi.w", MSA128WOpnd>;
2323class LDI_D_DESC : MSA_I10_LDI_DESC_BASE<"ldi.d", MSA128DOpnd>;
2324
2325class LSA_DESC_BASE<string instr_asm, RegisterOperand RORD,
2326                    RegisterOperand RORS = RORD, RegisterOperand RORT = RORD,
2327                    InstrItinClass itin = NoItinerary > {
2328  dag OutOperandList = (outs RORD:$rd);
2329  dag InOperandList = (ins RORS:$rs, RORT:$rt, uimm2_plus1:$sa);
2330  string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt, $sa");
2331  list<dag> Pattern = [(set RORD:$rd, (add RORT:$rt,
2332                                                (shl RORS:$rs,
2333                                                     immZExt2Lsa:$sa)))];
2334  InstrItinClass Itinerary = itin;
2335}
2336
2337class LSA_DESC : LSA_DESC_BASE<"lsa", GPR32Opnd>;
2338class DLSA_DESC : LSA_DESC_BASE<"dlsa", GPR64Opnd>;
2339
2340class MADD_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"madd_q.h", int_mips_madd_q_h,
2341                                            MSA128HOpnd>;
2342class MADD_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"madd_q.w", int_mips_madd_q_w,
2343                                            MSA128WOpnd>;
2344
2345class MADDR_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"maddr_q.h", int_mips_maddr_q_h,
2346                                             MSA128HOpnd>;
2347class MADDR_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"maddr_q.w", int_mips_maddr_q_w,
2348                                             MSA128WOpnd>;
2349
2350class MADDV_B_DESC : MSA_3R_4R_DESC_BASE<"maddv.b", muladd, MSA128BOpnd>;
2351class MADDV_H_DESC : MSA_3R_4R_DESC_BASE<"maddv.h", muladd, MSA128HOpnd>;
2352class MADDV_W_DESC : MSA_3R_4R_DESC_BASE<"maddv.w", muladd, MSA128WOpnd>;
2353class MADDV_D_DESC : MSA_3R_4R_DESC_BASE<"maddv.d", muladd, MSA128DOpnd>;
2354
2355class MAX_A_B_DESC : MSA_3R_DESC_BASE<"max_a.b", int_mips_max_a_b, MSA128BOpnd>;
2356class MAX_A_H_DESC : MSA_3R_DESC_BASE<"max_a.h", int_mips_max_a_h, MSA128HOpnd>;
2357class MAX_A_W_DESC : MSA_3R_DESC_BASE<"max_a.w", int_mips_max_a_w, MSA128WOpnd>;
2358class MAX_A_D_DESC : MSA_3R_DESC_BASE<"max_a.d", int_mips_max_a_d, MSA128DOpnd>;
2359
2360class MAX_S_B_DESC : MSA_3R_DESC_BASE<"max_s.b", MipsVSMax, MSA128BOpnd>;
2361class MAX_S_H_DESC : MSA_3R_DESC_BASE<"max_s.h", MipsVSMax, MSA128HOpnd>;
2362class MAX_S_W_DESC : MSA_3R_DESC_BASE<"max_s.w", MipsVSMax, MSA128WOpnd>;
2363class MAX_S_D_DESC : MSA_3R_DESC_BASE<"max_s.d", MipsVSMax, MSA128DOpnd>;
2364
2365class MAX_U_B_DESC : MSA_3R_DESC_BASE<"max_u.b", MipsVUMax, MSA128BOpnd>;
2366class MAX_U_H_DESC : MSA_3R_DESC_BASE<"max_u.h", MipsVUMax, MSA128HOpnd>;
2367class MAX_U_W_DESC : MSA_3R_DESC_BASE<"max_u.w", MipsVUMax, MSA128WOpnd>;
2368class MAX_U_D_DESC : MSA_3R_DESC_BASE<"max_u.d", MipsVUMax, MSA128DOpnd>;
2369
2370class MAXI_S_B_DESC : MSA_I5_DESC_BASE<"maxi_s.b", MipsVSMax, vsplati8_simm5,
2371                                       MSA128BOpnd>;
2372class MAXI_S_H_DESC : MSA_I5_DESC_BASE<"maxi_s.h", MipsVSMax, vsplati16_simm5,
2373                                       MSA128HOpnd>;
2374class MAXI_S_W_DESC : MSA_I5_DESC_BASE<"maxi_s.w", MipsVSMax, vsplati32_simm5,
2375                                       MSA128WOpnd>;
2376class MAXI_S_D_DESC : MSA_I5_DESC_BASE<"maxi_s.d", MipsVSMax, vsplati64_simm5,
2377                                       MSA128DOpnd>;
2378
2379class MAXI_U_B_DESC : MSA_I5_DESC_BASE<"maxi_u.b", MipsVUMax, vsplati8_uimm5,
2380                                       MSA128BOpnd>;
2381class MAXI_U_H_DESC : MSA_I5_DESC_BASE<"maxi_u.h", MipsVUMax, vsplati16_uimm5,
2382                                       MSA128HOpnd>;
2383class MAXI_U_W_DESC : MSA_I5_DESC_BASE<"maxi_u.w", MipsVUMax, vsplati32_uimm5,
2384                                       MSA128WOpnd>;
2385class MAXI_U_D_DESC : MSA_I5_DESC_BASE<"maxi_u.d", MipsVUMax, vsplati64_uimm5,
2386                                       MSA128DOpnd>;
2387
2388class MIN_A_B_DESC : MSA_3R_DESC_BASE<"min_a.b", int_mips_min_a_b, MSA128BOpnd>;
2389class MIN_A_H_DESC : MSA_3R_DESC_BASE<"min_a.h", int_mips_min_a_h, MSA128HOpnd>;
2390class MIN_A_W_DESC : MSA_3R_DESC_BASE<"min_a.w", int_mips_min_a_w, MSA128WOpnd>;
2391class MIN_A_D_DESC : MSA_3R_DESC_BASE<"min_a.d", int_mips_min_a_d, MSA128DOpnd>;
2392
2393class MIN_S_B_DESC : MSA_3R_DESC_BASE<"min_s.b", MipsVSMin, MSA128BOpnd>;
2394class MIN_S_H_DESC : MSA_3R_DESC_BASE<"min_s.h", MipsVSMin, MSA128HOpnd>;
2395class MIN_S_W_DESC : MSA_3R_DESC_BASE<"min_s.w", MipsVSMin, MSA128WOpnd>;
2396class MIN_S_D_DESC : MSA_3R_DESC_BASE<"min_s.d", MipsVSMin, MSA128DOpnd>;
2397
2398class MIN_U_B_DESC : MSA_3R_DESC_BASE<"min_u.b", MipsVUMin, MSA128BOpnd>;
2399class MIN_U_H_DESC : MSA_3R_DESC_BASE<"min_u.h", MipsVUMin, MSA128HOpnd>;
2400class MIN_U_W_DESC : MSA_3R_DESC_BASE<"min_u.w", MipsVUMin, MSA128WOpnd>;
2401class MIN_U_D_DESC : MSA_3R_DESC_BASE<"min_u.d", MipsVUMin, MSA128DOpnd>;
2402
2403class MINI_S_B_DESC : MSA_I5_DESC_BASE<"mini_s.b", MipsVSMin, vsplati8_simm5,
2404                                       MSA128BOpnd>;
2405class MINI_S_H_DESC : MSA_I5_DESC_BASE<"mini_s.h", MipsVSMin, vsplati16_simm5,
2406                                       MSA128HOpnd>;
2407class MINI_S_W_DESC : MSA_I5_DESC_BASE<"mini_s.w", MipsVSMin, vsplati32_simm5,
2408                                       MSA128WOpnd>;
2409class MINI_S_D_DESC : MSA_I5_DESC_BASE<"mini_s.d", MipsVSMin, vsplati64_simm5,
2410                                       MSA128DOpnd>;
2411
2412class MINI_U_B_DESC : MSA_I5_DESC_BASE<"mini_u.b", MipsVUMin, vsplati8_uimm5,
2413                                       MSA128BOpnd>;
2414class MINI_U_H_DESC : MSA_I5_DESC_BASE<"mini_u.h", MipsVUMin, vsplati16_uimm5,
2415                                       MSA128HOpnd>;
2416class MINI_U_W_DESC : MSA_I5_DESC_BASE<"mini_u.w", MipsVUMin, vsplati32_uimm5,
2417                                       MSA128WOpnd>;
2418class MINI_U_D_DESC : MSA_I5_DESC_BASE<"mini_u.d", MipsVUMin, vsplati64_uimm5,
2419                                       MSA128DOpnd>;
2420
2421class MOD_S_B_DESC : MSA_3R_DESC_BASE<"mod_s.b", srem, MSA128BOpnd>;
2422class MOD_S_H_DESC : MSA_3R_DESC_BASE<"mod_s.h", srem, MSA128HOpnd>;
2423class MOD_S_W_DESC : MSA_3R_DESC_BASE<"mod_s.w", srem, MSA128WOpnd>;
2424class MOD_S_D_DESC : MSA_3R_DESC_BASE<"mod_s.d", srem, MSA128DOpnd>;
2425
2426class MOD_U_B_DESC : MSA_3R_DESC_BASE<"mod_u.b", urem, MSA128BOpnd>;
2427class MOD_U_H_DESC : MSA_3R_DESC_BASE<"mod_u.h", urem, MSA128HOpnd>;
2428class MOD_U_W_DESC : MSA_3R_DESC_BASE<"mod_u.w", urem, MSA128WOpnd>;
2429class MOD_U_D_DESC : MSA_3R_DESC_BASE<"mod_u.d", urem, MSA128DOpnd>;
2430
2431class MOVE_V_DESC {
2432  dag OutOperandList = (outs MSA128BOpnd:$wd);
2433  dag InOperandList = (ins MSA128BOpnd:$ws);
2434  string AsmString = "move.v\t$wd, $ws";
2435  list<dag> Pattern = [];
2436  InstrItinClass Itinerary = NoItinerary;
2437}
2438
2439class MSUB_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"msub_q.h", int_mips_msub_q_h,
2440                                            MSA128HOpnd>;
2441class MSUB_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"msub_q.w", int_mips_msub_q_w,
2442                                            MSA128WOpnd>;
2443
2444class MSUBR_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"msubr_q.h", int_mips_msubr_q_h,
2445                                             MSA128HOpnd>;
2446class MSUBR_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"msubr_q.w", int_mips_msubr_q_w,
2447                                             MSA128WOpnd>;
2448
2449class MSUBV_B_DESC : MSA_3R_4R_DESC_BASE<"msubv.b", mulsub, MSA128BOpnd>;
2450class MSUBV_H_DESC : MSA_3R_4R_DESC_BASE<"msubv.h", mulsub, MSA128HOpnd>;
2451class MSUBV_W_DESC : MSA_3R_4R_DESC_BASE<"msubv.w", mulsub, MSA128WOpnd>;
2452class MSUBV_D_DESC : MSA_3R_4R_DESC_BASE<"msubv.d", mulsub, MSA128DOpnd>;
2453
2454class MUL_Q_H_DESC : MSA_3RF_DESC_BASE<"mul_q.h", int_mips_mul_q_h,
2455                                       MSA128HOpnd>;
2456class MUL_Q_W_DESC : MSA_3RF_DESC_BASE<"mul_q.w", int_mips_mul_q_w,
2457                                       MSA128WOpnd>;
2458
2459class MULR_Q_H_DESC : MSA_3RF_DESC_BASE<"mulr_q.h", int_mips_mulr_q_h,
2460                                        MSA128HOpnd>;
2461class MULR_Q_W_DESC : MSA_3RF_DESC_BASE<"mulr_q.w", int_mips_mulr_q_w,
2462                                        MSA128WOpnd>;
2463
2464class MULV_B_DESC : MSA_3R_DESC_BASE<"mulv.b", mul, MSA128BOpnd>;
2465class MULV_H_DESC : MSA_3R_DESC_BASE<"mulv.h", mul, MSA128HOpnd>;
2466class MULV_W_DESC : MSA_3R_DESC_BASE<"mulv.w", mul, MSA128WOpnd>;
2467class MULV_D_DESC : MSA_3R_DESC_BASE<"mulv.d", mul, MSA128DOpnd>;
2468
2469class NLOC_B_DESC : MSA_2R_DESC_BASE<"nloc.b", int_mips_nloc_b, MSA128BOpnd>;
2470class NLOC_H_DESC : MSA_2R_DESC_BASE<"nloc.h", int_mips_nloc_h, MSA128HOpnd>;
2471class NLOC_W_DESC : MSA_2R_DESC_BASE<"nloc.w", int_mips_nloc_w, MSA128WOpnd>;
2472class NLOC_D_DESC : MSA_2R_DESC_BASE<"nloc.d", int_mips_nloc_d, MSA128DOpnd>;
2473
2474class NLZC_B_DESC : MSA_2R_DESC_BASE<"nlzc.b", ctlz, MSA128BOpnd>;
2475class NLZC_H_DESC : MSA_2R_DESC_BASE<"nlzc.h", ctlz, MSA128HOpnd>;
2476class NLZC_W_DESC : MSA_2R_DESC_BASE<"nlzc.w", ctlz, MSA128WOpnd>;
2477class NLZC_D_DESC : MSA_2R_DESC_BASE<"nlzc.d", ctlz, MSA128DOpnd>;
2478
2479class NOR_V_DESC : MSA_VEC_DESC_BASE<"nor.v", MipsVNOR, MSA128BOpnd>;
2480class NOR_V_H_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<MipsVNOR, MSA128HOpnd>;
2481class NOR_V_W_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<MipsVNOR, MSA128WOpnd>;
2482class NOR_V_D_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<MipsVNOR, MSA128DOpnd>;
2483
2484class NORI_B_DESC : MSA_I8_DESC_BASE<"nori.b", MipsVNOR, vsplati8_uimm8,
2485                                     MSA128BOpnd>;
2486
2487class OR_V_DESC : MSA_VEC_DESC_BASE<"or.v", or, MSA128BOpnd>;
2488class OR_V_H_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<or, MSA128HOpnd>;
2489class OR_V_W_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<or, MSA128WOpnd>;
2490class OR_V_D_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<or, MSA128DOpnd>;
2491
2492class ORI_B_DESC : MSA_I8_DESC_BASE<"ori.b", or, vsplati8_uimm8, MSA128BOpnd>;
2493
2494class PCKEV_B_DESC : MSA_3R_DESC_BASE<"pckev.b", MipsPCKEV, MSA128BOpnd>;
2495class PCKEV_H_DESC : MSA_3R_DESC_BASE<"pckev.h", MipsPCKEV, MSA128HOpnd>;
2496class PCKEV_W_DESC : MSA_3R_DESC_BASE<"pckev.w", MipsPCKEV, MSA128WOpnd>;
2497class PCKEV_D_DESC : MSA_3R_DESC_BASE<"pckev.d", MipsPCKEV, MSA128DOpnd>;
2498
2499class PCKOD_B_DESC : MSA_3R_DESC_BASE<"pckod.b", MipsPCKOD, MSA128BOpnd>;
2500class PCKOD_H_DESC : MSA_3R_DESC_BASE<"pckod.h", MipsPCKOD, MSA128HOpnd>;
2501class PCKOD_W_DESC : MSA_3R_DESC_BASE<"pckod.w", MipsPCKOD, MSA128WOpnd>;
2502class PCKOD_D_DESC : MSA_3R_DESC_BASE<"pckod.d", MipsPCKOD, MSA128DOpnd>;
2503
2504class PCNT_B_DESC : MSA_2R_DESC_BASE<"pcnt.b", ctpop, MSA128BOpnd>;
2505class PCNT_H_DESC : MSA_2R_DESC_BASE<"pcnt.h", ctpop, MSA128HOpnd>;
2506class PCNT_W_DESC : MSA_2R_DESC_BASE<"pcnt.w", ctpop, MSA128WOpnd>;
2507class PCNT_D_DESC : MSA_2R_DESC_BASE<"pcnt.d", ctpop, MSA128DOpnd>;
2508
2509class SAT_S_B_DESC : MSA_BIT_X_DESC_BASE<"sat_s.b", int_mips_sat_s_b, uimm3,
2510                                         immZExt3, MSA128BOpnd>;
2511class SAT_S_H_DESC : MSA_BIT_X_DESC_BASE<"sat_s.h", int_mips_sat_s_h, uimm4,
2512                                         immZExt4, MSA128HOpnd>;
2513class SAT_S_W_DESC : MSA_BIT_X_DESC_BASE<"sat_s.w", int_mips_sat_s_w, uimm5,
2514                                         immZExt5, MSA128WOpnd>;
2515class SAT_S_D_DESC : MSA_BIT_X_DESC_BASE<"sat_s.d", int_mips_sat_s_d, uimm6,
2516                                         immZExt6, MSA128DOpnd>;
2517
2518class SAT_U_B_DESC : MSA_BIT_X_DESC_BASE<"sat_u.b", int_mips_sat_u_b, uimm3,
2519                                         immZExt3, MSA128BOpnd>;
2520class SAT_U_H_DESC : MSA_BIT_X_DESC_BASE<"sat_u.h", int_mips_sat_u_h, uimm4,
2521                                         immZExt4, MSA128HOpnd>;
2522class SAT_U_W_DESC : MSA_BIT_X_DESC_BASE<"sat_u.w", int_mips_sat_u_w, uimm5,
2523                                         immZExt5, MSA128WOpnd>;
2524class SAT_U_D_DESC : MSA_BIT_X_DESC_BASE<"sat_u.d", int_mips_sat_u_d, uimm6,
2525                                         immZExt6, MSA128DOpnd>;
2526
2527class SHF_B_DESC : MSA_I8_SHF_DESC_BASE<"shf.b", MSA128BOpnd>;
2528class SHF_H_DESC : MSA_I8_SHF_DESC_BASE<"shf.h", MSA128HOpnd>;
2529class SHF_W_DESC : MSA_I8_SHF_DESC_BASE<"shf.w", MSA128WOpnd>;
2530
2531class SLD_B_DESC : MSA_3R_SLD_DESC_BASE<"sld.b", int_mips_sld_b, MSA128BOpnd>;
2532class SLD_H_DESC : MSA_3R_SLD_DESC_BASE<"sld.h", int_mips_sld_h, MSA128HOpnd>;
2533class SLD_W_DESC : MSA_3R_SLD_DESC_BASE<"sld.w", int_mips_sld_w, MSA128WOpnd>;
2534class SLD_D_DESC : MSA_3R_SLD_DESC_BASE<"sld.d", int_mips_sld_d, MSA128DOpnd>;
2535
2536class SLDI_B_DESC : MSA_ELM_SLD_DESC_BASE<"sldi.b", int_mips_sldi_b,
2537                                          MSA128BOpnd, MSA128BOpnd, uimm4,
2538                                          immZExt4>;
2539class SLDI_H_DESC : MSA_ELM_SLD_DESC_BASE<"sldi.h", int_mips_sldi_h,
2540                                          MSA128HOpnd, MSA128HOpnd, uimm3,
2541                                          immZExt3>;
2542class SLDI_W_DESC : MSA_ELM_SLD_DESC_BASE<"sldi.w", int_mips_sldi_w,
2543                                          MSA128WOpnd, MSA128WOpnd, uimm2,
2544                                          immZExt2>;
2545class SLDI_D_DESC : MSA_ELM_SLD_DESC_BASE<"sldi.d", int_mips_sldi_d,
2546                                          MSA128DOpnd, MSA128DOpnd, uimm1,
2547                                          immZExt1>;
2548
2549class SLL_B_DESC : MSA_3R_DESC_BASE<"sll.b", shl, MSA128BOpnd>;
2550class SLL_H_DESC : MSA_3R_DESC_BASE<"sll.h", shl, MSA128HOpnd>;
2551class SLL_W_DESC : MSA_3R_DESC_BASE<"sll.w", shl, MSA128WOpnd>;
2552class SLL_D_DESC : MSA_3R_DESC_BASE<"sll.d", shl, MSA128DOpnd>;
2553
2554class SLLI_B_DESC : MSA_BIT_SPLAT_DESC_BASE<"slli.b", shl, vsplati8_uimm3,
2555                                            MSA128BOpnd>;
2556class SLLI_H_DESC : MSA_BIT_SPLAT_DESC_BASE<"slli.h", shl, vsplati16_uimm4,
2557                                            MSA128HOpnd>;
2558class SLLI_W_DESC : MSA_BIT_SPLAT_DESC_BASE<"slli.w", shl, vsplati32_uimm5,
2559                                            MSA128WOpnd>;
2560class SLLI_D_DESC : MSA_BIT_SPLAT_DESC_BASE<"slli.d", shl, vsplati64_uimm6,
2561                                            MSA128DOpnd>;
2562
2563class SPLAT_B_DESC : MSA_3R_SPLAT_DESC_BASE<"splat.b", vsplati8_elt,
2564                                            MSA128BOpnd>;
2565class SPLAT_H_DESC : MSA_3R_SPLAT_DESC_BASE<"splat.h", vsplati16_elt,
2566                                            MSA128HOpnd>;
2567class SPLAT_W_DESC : MSA_3R_SPLAT_DESC_BASE<"splat.w", vsplati32_elt,
2568                                            MSA128WOpnd>;
2569class SPLAT_D_DESC : MSA_3R_SPLAT_DESC_BASE<"splat.d", vsplati64_elt,
2570                                            MSA128DOpnd>;
2571
2572class SPLATI_B_DESC : MSA_ELM_SPLAT_DESC_BASE<"splati.b", vsplati8_uimm4,
2573                                              MSA128BOpnd>;
2574class SPLATI_H_DESC : MSA_ELM_SPLAT_DESC_BASE<"splati.h", vsplati16_uimm3,
2575                                              MSA128HOpnd>;
2576class SPLATI_W_DESC : MSA_ELM_SPLAT_DESC_BASE<"splati.w", vsplati32_uimm2,
2577                                              MSA128WOpnd>;
2578class SPLATI_D_DESC : MSA_ELM_SPLAT_DESC_BASE<"splati.d", vsplati64_uimm1,
2579                                              MSA128DOpnd>;
2580
2581class SRA_B_DESC : MSA_3R_DESC_BASE<"sra.b", sra, MSA128BOpnd>;
2582class SRA_H_DESC : MSA_3R_DESC_BASE<"sra.h", sra, MSA128HOpnd>;
2583class SRA_W_DESC : MSA_3R_DESC_BASE<"sra.w", sra, MSA128WOpnd>;
2584class SRA_D_DESC : MSA_3R_DESC_BASE<"sra.d", sra, MSA128DOpnd>;
2585
2586class SRAI_B_DESC : MSA_BIT_SPLAT_DESC_BASE<"srai.b", sra, vsplati8_uimm3,
2587                                            MSA128BOpnd>;
2588class SRAI_H_DESC : MSA_BIT_SPLAT_DESC_BASE<"srai.h", sra, vsplati16_uimm4,
2589                                            MSA128HOpnd>;
2590class SRAI_W_DESC : MSA_BIT_SPLAT_DESC_BASE<"srai.w", sra, vsplati32_uimm5,
2591                                            MSA128WOpnd>;
2592class SRAI_D_DESC : MSA_BIT_SPLAT_DESC_BASE<"srai.d", sra, vsplati64_uimm6,
2593                                            MSA128DOpnd>;
2594
2595class SRAR_B_DESC : MSA_3R_DESC_BASE<"srar.b", int_mips_srar_b, MSA128BOpnd>;
2596class SRAR_H_DESC : MSA_3R_DESC_BASE<"srar.h", int_mips_srar_h, MSA128HOpnd>;
2597class SRAR_W_DESC : MSA_3R_DESC_BASE<"srar.w", int_mips_srar_w, MSA128WOpnd>;
2598class SRAR_D_DESC : MSA_3R_DESC_BASE<"srar.d", int_mips_srar_d, MSA128DOpnd>;
2599
2600class SRARI_B_DESC : MSA_BIT_X_DESC_BASE<"srari.b", int_mips_srari_b, uimm3,
2601                                         immZExt3, MSA128BOpnd>;
2602class SRARI_H_DESC : MSA_BIT_X_DESC_BASE<"srari.h", int_mips_srari_h, uimm4,
2603                                         immZExt4, MSA128HOpnd>;
2604class SRARI_W_DESC : MSA_BIT_X_DESC_BASE<"srari.w", int_mips_srari_w, uimm5,
2605                                         immZExt5, MSA128WOpnd>;
2606class SRARI_D_DESC : MSA_BIT_X_DESC_BASE<"srari.d", int_mips_srari_d, uimm6,
2607                                         immZExt6, MSA128DOpnd>;
2608
2609class SRL_B_DESC : MSA_3R_DESC_BASE<"srl.b", srl, MSA128BOpnd>;
2610class SRL_H_DESC : MSA_3R_DESC_BASE<"srl.h", srl, MSA128HOpnd>;
2611class SRL_W_DESC : MSA_3R_DESC_BASE<"srl.w", srl, MSA128WOpnd>;
2612class SRL_D_DESC : MSA_3R_DESC_BASE<"srl.d", srl, MSA128DOpnd>;
2613
2614class SRLI_B_DESC : MSA_BIT_SPLAT_DESC_BASE<"srli.b", srl, vsplati8_uimm3,
2615                                            MSA128BOpnd>;
2616class SRLI_H_DESC : MSA_BIT_SPLAT_DESC_BASE<"srli.h", srl, vsplati16_uimm4,
2617                                            MSA128HOpnd>;
2618class SRLI_W_DESC : MSA_BIT_SPLAT_DESC_BASE<"srli.w", srl, vsplati32_uimm5,
2619                                            MSA128WOpnd>;
2620class SRLI_D_DESC : MSA_BIT_SPLAT_DESC_BASE<"srli.d", srl, vsplati64_uimm6,
2621                                            MSA128DOpnd>;
2622
2623class SRLR_B_DESC : MSA_3R_DESC_BASE<"srlr.b", int_mips_srlr_b, MSA128BOpnd>;
2624class SRLR_H_DESC : MSA_3R_DESC_BASE<"srlr.h", int_mips_srlr_h, MSA128HOpnd>;
2625class SRLR_W_DESC : MSA_3R_DESC_BASE<"srlr.w", int_mips_srlr_w, MSA128WOpnd>;
2626class SRLR_D_DESC : MSA_3R_DESC_BASE<"srlr.d", int_mips_srlr_d, MSA128DOpnd>;
2627
2628class SRLRI_B_DESC : MSA_BIT_X_DESC_BASE<"srlri.b", int_mips_srlri_b, uimm3,
2629                                         immZExt3, MSA128BOpnd>;
2630class SRLRI_H_DESC : MSA_BIT_X_DESC_BASE<"srlri.h", int_mips_srlri_h, uimm4,
2631                                         immZExt4, MSA128HOpnd>;
2632class SRLRI_W_DESC : MSA_BIT_X_DESC_BASE<"srlri.w", int_mips_srlri_w, uimm5,
2633                                         immZExt5, MSA128WOpnd>;
2634class SRLRI_D_DESC : MSA_BIT_X_DESC_BASE<"srlri.d", int_mips_srlri_d, uimm6,
2635                                         immZExt6, MSA128DOpnd>;
2636
2637class ST_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
2638                   ValueType TyNode, RegisterOperand ROWD,
2639                   Operand MemOpnd = mem_msa, ComplexPattern Addr = addrimm10,
2640                   InstrItinClass itin = NoItinerary> {
2641  dag OutOperandList = (outs);
2642  dag InOperandList = (ins ROWD:$wd, MemOpnd:$addr);
2643  string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
2644  list<dag> Pattern = [(OpNode (TyNode ROWD:$wd), Addr:$addr)];
2645  InstrItinClass Itinerary = itin;
2646  string DecoderMethod = "DecodeMSA128Mem";
2647}
2648
2649class ST_B_DESC : ST_DESC_BASE<"st.b", store, v16i8, MSA128BOpnd>;
2650class ST_H_DESC : ST_DESC_BASE<"st.h", store, v8i16, MSA128HOpnd>;
2651class ST_W_DESC : ST_DESC_BASE<"st.w", store, v4i32, MSA128WOpnd>;
2652class ST_D_DESC : ST_DESC_BASE<"st.d", store, v2i64, MSA128DOpnd>;
2653
2654class SUBS_S_B_DESC : MSA_3R_DESC_BASE<"subs_s.b", int_mips_subs_s_b,
2655                                       MSA128BOpnd>;
2656class SUBS_S_H_DESC : MSA_3R_DESC_BASE<"subs_s.h", int_mips_subs_s_h,
2657                                       MSA128HOpnd>;
2658class SUBS_S_W_DESC : MSA_3R_DESC_BASE<"subs_s.w", int_mips_subs_s_w,
2659                                       MSA128WOpnd>;
2660class SUBS_S_D_DESC : MSA_3R_DESC_BASE<"subs_s.d", int_mips_subs_s_d,
2661                                       MSA128DOpnd>;
2662
2663class SUBS_U_B_DESC : MSA_3R_DESC_BASE<"subs_u.b", int_mips_subs_u_b,
2664                                       MSA128BOpnd>;
2665class SUBS_U_H_DESC : MSA_3R_DESC_BASE<"subs_u.h", int_mips_subs_u_h,
2666                                       MSA128HOpnd>;
2667class SUBS_U_W_DESC : MSA_3R_DESC_BASE<"subs_u.w", int_mips_subs_u_w,
2668                                       MSA128WOpnd>;
2669class SUBS_U_D_DESC : MSA_3R_DESC_BASE<"subs_u.d", int_mips_subs_u_d,
2670                                       MSA128DOpnd>;
2671
2672class SUBSUS_U_B_DESC : MSA_3R_DESC_BASE<"subsus_u.b", int_mips_subsus_u_b,
2673                                         MSA128BOpnd>;
2674class SUBSUS_U_H_DESC : MSA_3R_DESC_BASE<"subsus_u.h", int_mips_subsus_u_h,
2675                                         MSA128HOpnd>;
2676class SUBSUS_U_W_DESC : MSA_3R_DESC_BASE<"subsus_u.w", int_mips_subsus_u_w,
2677                                         MSA128WOpnd>;
2678class SUBSUS_U_D_DESC : MSA_3R_DESC_BASE<"subsus_u.d", int_mips_subsus_u_d,
2679                                         MSA128DOpnd>;
2680
2681class SUBSUU_S_B_DESC : MSA_3R_DESC_BASE<"subsuu_s.b", int_mips_subsuu_s_b,
2682                                         MSA128BOpnd>;
2683class SUBSUU_S_H_DESC : MSA_3R_DESC_BASE<"subsuu_s.h", int_mips_subsuu_s_h,
2684                                         MSA128HOpnd>;
2685class SUBSUU_S_W_DESC : MSA_3R_DESC_BASE<"subsuu_s.w", int_mips_subsuu_s_w,
2686                                         MSA128WOpnd>;
2687class SUBSUU_S_D_DESC : MSA_3R_DESC_BASE<"subsuu_s.d", int_mips_subsuu_s_d,
2688                                         MSA128DOpnd>;
2689
2690class SUBV_B_DESC : MSA_3R_DESC_BASE<"subv.b", sub, MSA128BOpnd>;
2691class SUBV_H_DESC : MSA_3R_DESC_BASE<"subv.h", sub, MSA128HOpnd>;
2692class SUBV_W_DESC : MSA_3R_DESC_BASE<"subv.w", sub, MSA128WOpnd>;
2693class SUBV_D_DESC : MSA_3R_DESC_BASE<"subv.d", sub, MSA128DOpnd>;
2694
2695class SUBVI_B_DESC : MSA_I5_DESC_BASE<"subvi.b", sub, vsplati8_uimm5,
2696                                      MSA128BOpnd>;
2697class SUBVI_H_DESC : MSA_I5_DESC_BASE<"subvi.h", sub, vsplati16_uimm5,
2698                                      MSA128HOpnd>;
2699class SUBVI_W_DESC : MSA_I5_DESC_BASE<"subvi.w", sub, vsplati32_uimm5,
2700                                      MSA128WOpnd>;
2701class SUBVI_D_DESC : MSA_I5_DESC_BASE<"subvi.d", sub, vsplati64_uimm5,
2702                                      MSA128DOpnd>;
2703
2704class VSHF_B_DESC : MSA_3R_VSHF_DESC_BASE<"vshf.b", MSA128BOpnd>;
2705class VSHF_H_DESC : MSA_3R_VSHF_DESC_BASE<"vshf.h", MSA128HOpnd>;
2706class VSHF_W_DESC : MSA_3R_VSHF_DESC_BASE<"vshf.w", MSA128WOpnd>;
2707class VSHF_D_DESC : MSA_3R_VSHF_DESC_BASE<"vshf.d", MSA128DOpnd>;
2708
2709class XOR_V_DESC : MSA_VEC_DESC_BASE<"xor.v", xor, MSA128BOpnd>;
2710class XOR_V_H_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<xor, MSA128HOpnd>;
2711class XOR_V_W_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<xor, MSA128WOpnd>;
2712class XOR_V_D_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<xor, MSA128DOpnd>;
2713
2714class XORI_B_DESC : MSA_I8_DESC_BASE<"xori.b", xor, vsplati8_uimm8,
2715                                     MSA128BOpnd>;
2716
2717// Instruction defs.
2718def ADD_A_B : ADD_A_B_ENC, ADD_A_B_DESC;
2719def ADD_A_H : ADD_A_H_ENC, ADD_A_H_DESC;
2720def ADD_A_W : ADD_A_W_ENC, ADD_A_W_DESC;
2721def ADD_A_D : ADD_A_D_ENC, ADD_A_D_DESC;
2722
2723def ADDS_A_B : ADDS_A_B_ENC, ADDS_A_B_DESC;
2724def ADDS_A_H : ADDS_A_H_ENC, ADDS_A_H_DESC;
2725def ADDS_A_W : ADDS_A_W_ENC, ADDS_A_W_DESC;
2726def ADDS_A_D : ADDS_A_D_ENC, ADDS_A_D_DESC;
2727
2728def ADDS_S_B : ADDS_S_B_ENC, ADDS_S_B_DESC;
2729def ADDS_S_H : ADDS_S_H_ENC, ADDS_S_H_DESC;
2730def ADDS_S_W : ADDS_S_W_ENC, ADDS_S_W_DESC;
2731def ADDS_S_D : ADDS_S_D_ENC, ADDS_S_D_DESC;
2732
2733def ADDS_U_B : ADDS_U_B_ENC, ADDS_U_B_DESC;
2734def ADDS_U_H : ADDS_U_H_ENC, ADDS_U_H_DESC;
2735def ADDS_U_W : ADDS_U_W_ENC, ADDS_U_W_DESC;
2736def ADDS_U_D : ADDS_U_D_ENC, ADDS_U_D_DESC;
2737
2738def ADDV_B : ADDV_B_ENC, ADDV_B_DESC;
2739def ADDV_H : ADDV_H_ENC, ADDV_H_DESC;
2740def ADDV_W : ADDV_W_ENC, ADDV_W_DESC;
2741def ADDV_D : ADDV_D_ENC, ADDV_D_DESC;
2742
2743def ADDVI_B : ADDVI_B_ENC, ADDVI_B_DESC;
2744def ADDVI_H : ADDVI_H_ENC, ADDVI_H_DESC;
2745def ADDVI_W : ADDVI_W_ENC, ADDVI_W_DESC;
2746def ADDVI_D : ADDVI_D_ENC, ADDVI_D_DESC;
2747
2748def AND_V : AND_V_ENC, AND_V_DESC;
2749def AND_V_H_PSEUDO : AND_V_H_PSEUDO_DESC,
2750                     PseudoInstExpansion<(AND_V MSA128BOpnd:$wd,
2751                                                MSA128BOpnd:$ws,
2752                                                MSA128BOpnd:$wt)>;
2753def AND_V_W_PSEUDO : AND_V_W_PSEUDO_DESC,
2754                     PseudoInstExpansion<(AND_V MSA128BOpnd:$wd,
2755                                                MSA128BOpnd:$ws,
2756                                                MSA128BOpnd:$wt)>;
2757def AND_V_D_PSEUDO : AND_V_D_PSEUDO_DESC,
2758                     PseudoInstExpansion<(AND_V MSA128BOpnd:$wd,
2759                                                MSA128BOpnd:$ws,
2760                                                MSA128BOpnd:$wt)>;
2761
2762def ANDI_B : ANDI_B_ENC, ANDI_B_DESC;
2763
2764def ASUB_S_B : ASUB_S_B_ENC, ASUB_S_B_DESC;
2765def ASUB_S_H : ASUB_S_H_ENC, ASUB_S_H_DESC;
2766def ASUB_S_W : ASUB_S_W_ENC, ASUB_S_W_DESC;
2767def ASUB_S_D : ASUB_S_D_ENC, ASUB_S_D_DESC;
2768
2769def ASUB_U_B : ASUB_U_B_ENC, ASUB_U_B_DESC;
2770def ASUB_U_H : ASUB_U_H_ENC, ASUB_U_H_DESC;
2771def ASUB_U_W : ASUB_U_W_ENC, ASUB_U_W_DESC;
2772def ASUB_U_D : ASUB_U_D_ENC, ASUB_U_D_DESC;
2773
2774def AVE_S_B : AVE_S_B_ENC, AVE_S_B_DESC;
2775def AVE_S_H : AVE_S_H_ENC, AVE_S_H_DESC;
2776def AVE_S_W : AVE_S_W_ENC, AVE_S_W_DESC;
2777def AVE_S_D : AVE_S_D_ENC, AVE_S_D_DESC;
2778
2779def AVE_U_B : AVE_U_B_ENC, AVE_U_B_DESC;
2780def AVE_U_H : AVE_U_H_ENC, AVE_U_H_DESC;
2781def AVE_U_W : AVE_U_W_ENC, AVE_U_W_DESC;
2782def AVE_U_D : AVE_U_D_ENC, AVE_U_D_DESC;
2783
2784def AVER_S_B : AVER_S_B_ENC, AVER_S_B_DESC;
2785def AVER_S_H : AVER_S_H_ENC, AVER_S_H_DESC;
2786def AVER_S_W : AVER_S_W_ENC, AVER_S_W_DESC;
2787def AVER_S_D : AVER_S_D_ENC, AVER_S_D_DESC;
2788
2789def AVER_U_B : AVER_U_B_ENC, AVER_U_B_DESC;
2790def AVER_U_H : AVER_U_H_ENC, AVER_U_H_DESC;
2791def AVER_U_W : AVER_U_W_ENC, AVER_U_W_DESC;
2792def AVER_U_D : AVER_U_D_ENC, AVER_U_D_DESC;
2793
2794def BCLR_B : BCLR_B_ENC, BCLR_B_DESC;
2795def BCLR_H : BCLR_H_ENC, BCLR_H_DESC;
2796def BCLR_W : BCLR_W_ENC, BCLR_W_DESC;
2797def BCLR_D : BCLR_D_ENC, BCLR_D_DESC;
2798
2799def BCLRI_B : BCLRI_B_ENC, BCLRI_B_DESC;
2800def BCLRI_H : BCLRI_H_ENC, BCLRI_H_DESC;
2801def BCLRI_W : BCLRI_W_ENC, BCLRI_W_DESC;
2802def BCLRI_D : BCLRI_D_ENC, BCLRI_D_DESC;
2803
2804def BINSL_B : BINSL_B_ENC, BINSL_B_DESC;
2805def BINSL_H : BINSL_H_ENC, BINSL_H_DESC;
2806def BINSL_W : BINSL_W_ENC, BINSL_W_DESC;
2807def BINSL_D : BINSL_D_ENC, BINSL_D_DESC;
2808
2809def BINSLI_B : BINSLI_B_ENC, BINSLI_B_DESC;
2810def BINSLI_H : BINSLI_H_ENC, BINSLI_H_DESC;
2811def BINSLI_W : BINSLI_W_ENC, BINSLI_W_DESC;
2812def BINSLI_D : BINSLI_D_ENC, BINSLI_D_DESC;
2813
2814def BINSR_B : BINSR_B_ENC, BINSR_B_DESC;
2815def BINSR_H : BINSR_H_ENC, BINSR_H_DESC;
2816def BINSR_W : BINSR_W_ENC, BINSR_W_DESC;
2817def BINSR_D : BINSR_D_ENC, BINSR_D_DESC;
2818
2819def BINSRI_B : BINSRI_B_ENC, BINSRI_B_DESC;
2820def BINSRI_H : BINSRI_H_ENC, BINSRI_H_DESC;
2821def BINSRI_W : BINSRI_W_ENC, BINSRI_W_DESC;
2822def BINSRI_D : BINSRI_D_ENC, BINSRI_D_DESC;
2823
2824def BMNZ_V : BMNZ_V_ENC, BMNZ_V_DESC;
2825
2826def BMNZI_B : BMNZI_B_ENC, BMNZI_B_DESC;
2827
2828def BMZ_V : BMZ_V_ENC, BMZ_V_DESC;
2829
2830def BMZI_B : BMZI_B_ENC, BMZI_B_DESC;
2831
2832def BNEG_B : BNEG_B_ENC, BNEG_B_DESC;
2833def BNEG_H : BNEG_H_ENC, BNEG_H_DESC;
2834def BNEG_W : BNEG_W_ENC, BNEG_W_DESC;
2835def BNEG_D : BNEG_D_ENC, BNEG_D_DESC;
2836
2837def BNEGI_B : BNEGI_B_ENC, BNEGI_B_DESC;
2838def BNEGI_H : BNEGI_H_ENC, BNEGI_H_DESC;
2839def BNEGI_W : BNEGI_W_ENC, BNEGI_W_DESC;
2840def BNEGI_D : BNEGI_D_ENC, BNEGI_D_DESC;
2841
2842def BNZ_B : BNZ_B_ENC, BNZ_B_DESC;
2843def BNZ_H : BNZ_H_ENC, BNZ_H_DESC;
2844def BNZ_W : BNZ_W_ENC, BNZ_W_DESC;
2845def BNZ_D : BNZ_D_ENC, BNZ_D_DESC;
2846
2847def BNZ_V : BNZ_V_ENC, BNZ_V_DESC;
2848
2849def BSEL_V : BSEL_V_ENC, BSEL_V_DESC;
2850
2851class MSA_BSEL_PSEUDO_BASE<RegisterOperand RO, ValueType Ty> :
2852  MSAPseudo<(outs RO:$wd), (ins RO:$wd_in, RO:$ws, RO:$wt),
2853            [(set RO:$wd, (Ty (vselect RO:$wd_in, RO:$wt, RO:$ws)))]>,
2854  // Note that vselect and BSEL_V treat the condition operand the opposite way
2855  // from each other.
2856  //   (vselect cond, if_set, if_clear)
2857  //   (BSEL_V cond, if_clear, if_set)
2858  PseudoInstExpansion<(BSEL_V MSA128BOpnd:$wd, MSA128BOpnd:$wd_in,
2859                              MSA128BOpnd:$ws, MSA128BOpnd:$wt)> {
2860  let Constraints = "$wd_in = $wd";
2861}
2862
2863def BSEL_H_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128HOpnd, v8i16>;
2864def BSEL_W_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128WOpnd, v4i32>;
2865def BSEL_D_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128DOpnd, v2i64>;
2866def BSEL_FW_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128WOpnd, v4f32>;
2867def BSEL_FD_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128DOpnd, v2f64>;
2868
2869def BSELI_B : BSELI_B_ENC, BSELI_B_DESC;
2870
2871def BSET_B : BSET_B_ENC, BSET_B_DESC;
2872def BSET_H : BSET_H_ENC, BSET_H_DESC;
2873def BSET_W : BSET_W_ENC, BSET_W_DESC;
2874def BSET_D : BSET_D_ENC, BSET_D_DESC;
2875
2876def BSETI_B : BSETI_B_ENC, BSETI_B_DESC;
2877def BSETI_H : BSETI_H_ENC, BSETI_H_DESC;
2878def BSETI_W : BSETI_W_ENC, BSETI_W_DESC;
2879def BSETI_D : BSETI_D_ENC, BSETI_D_DESC;
2880
2881def BZ_B : BZ_B_ENC, BZ_B_DESC;
2882def BZ_H : BZ_H_ENC, BZ_H_DESC;
2883def BZ_W : BZ_W_ENC, BZ_W_DESC;
2884def BZ_D : BZ_D_ENC, BZ_D_DESC;
2885
2886def BZ_V : BZ_V_ENC, BZ_V_DESC;
2887
2888def CEQ_B : CEQ_B_ENC, CEQ_B_DESC;
2889def CEQ_H : CEQ_H_ENC, CEQ_H_DESC;
2890def CEQ_W : CEQ_W_ENC, CEQ_W_DESC;
2891def CEQ_D : CEQ_D_ENC, CEQ_D_DESC;
2892
2893def CEQI_B : CEQI_B_ENC, CEQI_B_DESC;
2894def CEQI_H : CEQI_H_ENC, CEQI_H_DESC;
2895def CEQI_W : CEQI_W_ENC, CEQI_W_DESC;
2896def CEQI_D : CEQI_D_ENC, CEQI_D_DESC;
2897
2898def CFCMSA : CFCMSA_ENC, CFCMSA_DESC;
2899
2900def CLE_S_B : CLE_S_B_ENC, CLE_S_B_DESC;
2901def CLE_S_H : CLE_S_H_ENC, CLE_S_H_DESC;
2902def CLE_S_W : CLE_S_W_ENC, CLE_S_W_DESC;
2903def CLE_S_D : CLE_S_D_ENC, CLE_S_D_DESC;
2904
2905def CLE_U_B : CLE_U_B_ENC, CLE_U_B_DESC;
2906def CLE_U_H : CLE_U_H_ENC, CLE_U_H_DESC;
2907def CLE_U_W : CLE_U_W_ENC, CLE_U_W_DESC;
2908def CLE_U_D : CLE_U_D_ENC, CLE_U_D_DESC;
2909
2910def CLEI_S_B : CLEI_S_B_ENC, CLEI_S_B_DESC;
2911def CLEI_S_H : CLEI_S_H_ENC, CLEI_S_H_DESC;
2912def CLEI_S_W : CLEI_S_W_ENC, CLEI_S_W_DESC;
2913def CLEI_S_D : CLEI_S_D_ENC, CLEI_S_D_DESC;
2914
2915def CLEI_U_B : CLEI_U_B_ENC, CLEI_U_B_DESC;
2916def CLEI_U_H : CLEI_U_H_ENC, CLEI_U_H_DESC;
2917def CLEI_U_W : CLEI_U_W_ENC, CLEI_U_W_DESC;
2918def CLEI_U_D : CLEI_U_D_ENC, CLEI_U_D_DESC;
2919
2920def CLT_S_B : CLT_S_B_ENC, CLT_S_B_DESC;
2921def CLT_S_H : CLT_S_H_ENC, CLT_S_H_DESC;
2922def CLT_S_W : CLT_S_W_ENC, CLT_S_W_DESC;
2923def CLT_S_D : CLT_S_D_ENC, CLT_S_D_DESC;
2924
2925def CLT_U_B : CLT_U_B_ENC, CLT_U_B_DESC;
2926def CLT_U_H : CLT_U_H_ENC, CLT_U_H_DESC;
2927def CLT_U_W : CLT_U_W_ENC, CLT_U_W_DESC;
2928def CLT_U_D : CLT_U_D_ENC, CLT_U_D_DESC;
2929
2930def CLTI_S_B : CLTI_S_B_ENC, CLTI_S_B_DESC;
2931def CLTI_S_H : CLTI_S_H_ENC, CLTI_S_H_DESC;
2932def CLTI_S_W : CLTI_S_W_ENC, CLTI_S_W_DESC;
2933def CLTI_S_D : CLTI_S_D_ENC, CLTI_S_D_DESC;
2934
2935def CLTI_U_B : CLTI_U_B_ENC, CLTI_U_B_DESC;
2936def CLTI_U_H : CLTI_U_H_ENC, CLTI_U_H_DESC;
2937def CLTI_U_W : CLTI_U_W_ENC, CLTI_U_W_DESC;
2938def CLTI_U_D : CLTI_U_D_ENC, CLTI_U_D_DESC;
2939
2940def COPY_S_B : COPY_S_B_ENC, COPY_S_B_DESC;
2941def COPY_S_H : COPY_S_H_ENC, COPY_S_H_DESC;
2942def COPY_S_W : COPY_S_W_ENC, COPY_S_W_DESC;
2943def COPY_S_D : COPY_S_D_ENC, COPY_S_D_DESC, ASE_MSA64;
2944
2945def COPY_U_B : COPY_U_B_ENC, COPY_U_B_DESC;
2946def COPY_U_H : COPY_U_H_ENC, COPY_U_H_DESC;
2947def COPY_U_W : COPY_U_W_ENC, COPY_U_W_DESC, ASE_MSA64;
2948
2949def COPY_FW_PSEUDO : COPY_FW_PSEUDO_DESC;
2950def COPY_FD_PSEUDO : COPY_FD_PSEUDO_DESC;
2951
2952def CTCMSA : CTCMSA_ENC, CTCMSA_DESC;
2953
2954def DIV_S_B : DIV_S_B_ENC, DIV_S_B_DESC;
2955def DIV_S_H : DIV_S_H_ENC, DIV_S_H_DESC;
2956def DIV_S_W : DIV_S_W_ENC, DIV_S_W_DESC;
2957def DIV_S_D : DIV_S_D_ENC, DIV_S_D_DESC;
2958
2959def DIV_U_B : DIV_U_B_ENC, DIV_U_B_DESC;
2960def DIV_U_H : DIV_U_H_ENC, DIV_U_H_DESC;
2961def DIV_U_W : DIV_U_W_ENC, DIV_U_W_DESC;
2962def DIV_U_D : DIV_U_D_ENC, DIV_U_D_DESC;
2963
2964def DOTP_S_H : DOTP_S_H_ENC, DOTP_S_H_DESC;
2965def DOTP_S_W : DOTP_S_W_ENC, DOTP_S_W_DESC;
2966def DOTP_S_D : DOTP_S_D_ENC, DOTP_S_D_DESC;
2967
2968def DOTP_U_H : DOTP_U_H_ENC, DOTP_U_H_DESC;
2969def DOTP_U_W : DOTP_U_W_ENC, DOTP_U_W_DESC;
2970def DOTP_U_D : DOTP_U_D_ENC, DOTP_U_D_DESC;
2971
2972def DPADD_S_H : DPADD_S_H_ENC, DPADD_S_H_DESC;
2973def DPADD_S_W : DPADD_S_W_ENC, DPADD_S_W_DESC;
2974def DPADD_S_D : DPADD_S_D_ENC, DPADD_S_D_DESC;
2975
2976def DPADD_U_H : DPADD_U_H_ENC, DPADD_U_H_DESC;
2977def DPADD_U_W : DPADD_U_W_ENC, DPADD_U_W_DESC;
2978def DPADD_U_D : DPADD_U_D_ENC, DPADD_U_D_DESC;
2979
2980def DPSUB_S_H : DPSUB_S_H_ENC, DPSUB_S_H_DESC;
2981def DPSUB_S_W : DPSUB_S_W_ENC, DPSUB_S_W_DESC;
2982def DPSUB_S_D : DPSUB_S_D_ENC, DPSUB_S_D_DESC;
2983
2984def DPSUB_U_H : DPSUB_U_H_ENC, DPSUB_U_H_DESC;
2985def DPSUB_U_W : DPSUB_U_W_ENC, DPSUB_U_W_DESC;
2986def DPSUB_U_D : DPSUB_U_D_ENC, DPSUB_U_D_DESC;
2987
2988def FADD_W : FADD_W_ENC, FADD_W_DESC;
2989def FADD_D : FADD_D_ENC, FADD_D_DESC;
2990
2991def FCAF_W : FCAF_W_ENC, FCAF_W_DESC;
2992def FCAF_D : FCAF_D_ENC, FCAF_D_DESC;
2993
2994def FCEQ_W : FCEQ_W_ENC, FCEQ_W_DESC;
2995def FCEQ_D : FCEQ_D_ENC, FCEQ_D_DESC;
2996
2997def FCLE_W : FCLE_W_ENC, FCLE_W_DESC;
2998def FCLE_D : FCLE_D_ENC, FCLE_D_DESC;
2999
3000def FCLT_W : FCLT_W_ENC, FCLT_W_DESC;
3001def FCLT_D : FCLT_D_ENC, FCLT_D_DESC;
3002
3003def FCLASS_W : FCLASS_W_ENC, FCLASS_W_DESC;
3004def FCLASS_D : FCLASS_D_ENC, FCLASS_D_DESC;
3005
3006def FCNE_W : FCNE_W_ENC, FCNE_W_DESC;
3007def FCNE_D : FCNE_D_ENC, FCNE_D_DESC;
3008
3009def FCOR_W : FCOR_W_ENC, FCOR_W_DESC;
3010def FCOR_D : FCOR_D_ENC, FCOR_D_DESC;
3011
3012def FCUEQ_W : FCUEQ_W_ENC, FCUEQ_W_DESC;
3013def FCUEQ_D : FCUEQ_D_ENC, FCUEQ_D_DESC;
3014
3015def FCULE_W : FCULE_W_ENC, FCULE_W_DESC;
3016def FCULE_D : FCULE_D_ENC, FCULE_D_DESC;
3017
3018def FCULT_W : FCULT_W_ENC, FCULT_W_DESC;
3019def FCULT_D : FCULT_D_ENC, FCULT_D_DESC;
3020
3021def FCUN_W : FCUN_W_ENC, FCUN_W_DESC;
3022def FCUN_D : FCUN_D_ENC, FCUN_D_DESC;
3023
3024def FCUNE_W : FCUNE_W_ENC, FCUNE_W_DESC;
3025def FCUNE_D : FCUNE_D_ENC, FCUNE_D_DESC;
3026
3027def FDIV_W : FDIV_W_ENC, FDIV_W_DESC;
3028def FDIV_D : FDIV_D_ENC, FDIV_D_DESC;
3029
3030def FEXDO_H : FEXDO_H_ENC, FEXDO_H_DESC;
3031def FEXDO_W : FEXDO_W_ENC, FEXDO_W_DESC;
3032
3033def FEXP2_W : FEXP2_W_ENC, FEXP2_W_DESC;
3034def FEXP2_D : FEXP2_D_ENC, FEXP2_D_DESC;
3035def FEXP2_W_1_PSEUDO : FEXP2_W_1_PSEUDO_DESC;
3036def FEXP2_D_1_PSEUDO : FEXP2_D_1_PSEUDO_DESC;
3037
3038def FEXUPL_W : FEXUPL_W_ENC, FEXUPL_W_DESC;
3039def FEXUPL_D : FEXUPL_D_ENC, FEXUPL_D_DESC;
3040
3041def FEXUPR_W : FEXUPR_W_ENC, FEXUPR_W_DESC;
3042def FEXUPR_D : FEXUPR_D_ENC, FEXUPR_D_DESC;
3043
3044def FFINT_S_W : FFINT_S_W_ENC, FFINT_S_W_DESC;
3045def FFINT_S_D : FFINT_S_D_ENC, FFINT_S_D_DESC;
3046
3047def FFINT_U_W : FFINT_U_W_ENC, FFINT_U_W_DESC;
3048def FFINT_U_D : FFINT_U_D_ENC, FFINT_U_D_DESC;
3049
3050def FFQL_W : FFQL_W_ENC, FFQL_W_DESC;
3051def FFQL_D : FFQL_D_ENC, FFQL_D_DESC;
3052
3053def FFQR_W : FFQR_W_ENC, FFQR_W_DESC;
3054def FFQR_D : FFQR_D_ENC, FFQR_D_DESC;
3055
3056def FILL_B : FILL_B_ENC, FILL_B_DESC;
3057def FILL_H : FILL_H_ENC, FILL_H_DESC;
3058def FILL_W : FILL_W_ENC, FILL_W_DESC;
3059def FILL_D : FILL_D_ENC, FILL_D_DESC, ASE_MSA64;
3060def FILL_FW_PSEUDO : FILL_FW_PSEUDO_DESC;
3061def FILL_FD_PSEUDO : FILL_FD_PSEUDO_DESC;
3062
3063def FLOG2_W : FLOG2_W_ENC, FLOG2_W_DESC;
3064def FLOG2_D : FLOG2_D_ENC, FLOG2_D_DESC;
3065
3066def FMADD_W : FMADD_W_ENC, FMADD_W_DESC;
3067def FMADD_D : FMADD_D_ENC, FMADD_D_DESC;
3068
3069def FMAX_W : FMAX_W_ENC, FMAX_W_DESC;
3070def FMAX_D : FMAX_D_ENC, FMAX_D_DESC;
3071
3072def FMAX_A_W : FMAX_A_W_ENC, FMAX_A_W_DESC;
3073def FMAX_A_D : FMAX_A_D_ENC, FMAX_A_D_DESC;
3074
3075def FMIN_W : FMIN_W_ENC, FMIN_W_DESC;
3076def FMIN_D : FMIN_D_ENC, FMIN_D_DESC;
3077
3078def FMIN_A_W : FMIN_A_W_ENC, FMIN_A_W_DESC;
3079def FMIN_A_D : FMIN_A_D_ENC, FMIN_A_D_DESC;
3080
3081def FMSUB_W : FMSUB_W_ENC, FMSUB_W_DESC;
3082def FMSUB_D : FMSUB_D_ENC, FMSUB_D_DESC;
3083
3084def FMUL_W : FMUL_W_ENC, FMUL_W_DESC;
3085def FMUL_D : FMUL_D_ENC, FMUL_D_DESC;
3086
3087def FRINT_W : FRINT_W_ENC, FRINT_W_DESC;
3088def FRINT_D : FRINT_D_ENC, FRINT_D_DESC;
3089
3090def FRCP_W : FRCP_W_ENC, FRCP_W_DESC;
3091def FRCP_D : FRCP_D_ENC, FRCP_D_DESC;
3092
3093def FRSQRT_W : FRSQRT_W_ENC, FRSQRT_W_DESC;
3094def FRSQRT_D : FRSQRT_D_ENC, FRSQRT_D_DESC;
3095
3096def FSAF_W : FSAF_W_ENC, FSAF_W_DESC;
3097def FSAF_D : FSAF_D_ENC, FSAF_D_DESC;
3098
3099def FSEQ_W : FSEQ_W_ENC, FSEQ_W_DESC;
3100def FSEQ_D : FSEQ_D_ENC, FSEQ_D_DESC;
3101
3102def FSLE_W : FSLE_W_ENC, FSLE_W_DESC;
3103def FSLE_D : FSLE_D_ENC, FSLE_D_DESC;
3104
3105def FSLT_W : FSLT_W_ENC, FSLT_W_DESC;
3106def FSLT_D : FSLT_D_ENC, FSLT_D_DESC;
3107
3108def FSNE_W : FSNE_W_ENC, FSNE_W_DESC;
3109def FSNE_D : FSNE_D_ENC, FSNE_D_DESC;
3110
3111def FSOR_W : FSOR_W_ENC, FSOR_W_DESC;
3112def FSOR_D : FSOR_D_ENC, FSOR_D_DESC;
3113
3114def FSQRT_W : FSQRT_W_ENC, FSQRT_W_DESC;
3115def FSQRT_D : FSQRT_D_ENC, FSQRT_D_DESC;
3116
3117def FSUB_W : FSUB_W_ENC, FSUB_W_DESC;
3118def FSUB_D : FSUB_D_ENC, FSUB_D_DESC;
3119
3120def FSUEQ_W : FSUEQ_W_ENC, FSUEQ_W_DESC;
3121def FSUEQ_D : FSUEQ_D_ENC, FSUEQ_D_DESC;
3122
3123def FSULE_W : FSULE_W_ENC, FSULE_W_DESC;
3124def FSULE_D : FSULE_D_ENC, FSULE_D_DESC;
3125
3126def FSULT_W : FSULT_W_ENC, FSULT_W_DESC;
3127def FSULT_D : FSULT_D_ENC, FSULT_D_DESC;
3128
3129def FSUN_W : FSUN_W_ENC, FSUN_W_DESC;
3130def FSUN_D : FSUN_D_ENC, FSUN_D_DESC;
3131
3132def FSUNE_W : FSUNE_W_ENC, FSUNE_W_DESC;
3133def FSUNE_D : FSUNE_D_ENC, FSUNE_D_DESC;
3134
3135def FTINT_S_W : FTINT_S_W_ENC, FTINT_S_W_DESC;
3136def FTINT_S_D : FTINT_S_D_ENC, FTINT_S_D_DESC;
3137
3138def FTINT_U_W : FTINT_U_W_ENC, FTINT_U_W_DESC;
3139def FTINT_U_D : FTINT_U_D_ENC, FTINT_U_D_DESC;
3140
3141def FTQ_H : FTQ_H_ENC, FTQ_H_DESC;
3142def FTQ_W : FTQ_W_ENC, FTQ_W_DESC;
3143
3144def FTRUNC_S_W : FTRUNC_S_W_ENC, FTRUNC_S_W_DESC;
3145def FTRUNC_S_D : FTRUNC_S_D_ENC, FTRUNC_S_D_DESC;
3146
3147def FTRUNC_U_W : FTRUNC_U_W_ENC, FTRUNC_U_W_DESC;
3148def FTRUNC_U_D : FTRUNC_U_D_ENC, FTRUNC_U_D_DESC;
3149
3150def HADD_S_H : HADD_S_H_ENC, HADD_S_H_DESC;
3151def HADD_S_W : HADD_S_W_ENC, HADD_S_W_DESC;
3152def HADD_S_D : HADD_S_D_ENC, HADD_S_D_DESC;
3153
3154def HADD_U_H : HADD_U_H_ENC, HADD_U_H_DESC;
3155def HADD_U_W : HADD_U_W_ENC, HADD_U_W_DESC;
3156def HADD_U_D : HADD_U_D_ENC, HADD_U_D_DESC;
3157
3158def HSUB_S_H : HSUB_S_H_ENC, HSUB_S_H_DESC;
3159def HSUB_S_W : HSUB_S_W_ENC, HSUB_S_W_DESC;
3160def HSUB_S_D : HSUB_S_D_ENC, HSUB_S_D_DESC;
3161
3162def HSUB_U_H : HSUB_U_H_ENC, HSUB_U_H_DESC;
3163def HSUB_U_W : HSUB_U_W_ENC, HSUB_U_W_DESC;
3164def HSUB_U_D : HSUB_U_D_ENC, HSUB_U_D_DESC;
3165
3166def ILVEV_B : ILVEV_B_ENC, ILVEV_B_DESC;
3167def ILVEV_H : ILVEV_H_ENC, ILVEV_H_DESC;
3168def ILVEV_W : ILVEV_W_ENC, ILVEV_W_DESC;
3169def ILVEV_D : ILVEV_D_ENC, ILVEV_D_DESC;
3170
3171def ILVL_B : ILVL_B_ENC, ILVL_B_DESC;
3172def ILVL_H : ILVL_H_ENC, ILVL_H_DESC;
3173def ILVL_W : ILVL_W_ENC, ILVL_W_DESC;
3174def ILVL_D : ILVL_D_ENC, ILVL_D_DESC;
3175
3176def ILVOD_B : ILVOD_B_ENC, ILVOD_B_DESC;
3177def ILVOD_H : ILVOD_H_ENC, ILVOD_H_DESC;
3178def ILVOD_W : ILVOD_W_ENC, ILVOD_W_DESC;
3179def ILVOD_D : ILVOD_D_ENC, ILVOD_D_DESC;
3180
3181def ILVR_B : ILVR_B_ENC, ILVR_B_DESC;
3182def ILVR_H : ILVR_H_ENC, ILVR_H_DESC;
3183def ILVR_W : ILVR_W_ENC, ILVR_W_DESC;
3184def ILVR_D : ILVR_D_ENC, ILVR_D_DESC;
3185
3186def INSERT_B : INSERT_B_ENC, INSERT_B_DESC;
3187def INSERT_H : INSERT_H_ENC, INSERT_H_DESC;
3188def INSERT_W : INSERT_W_ENC, INSERT_W_DESC;
3189def INSERT_D : INSERT_D_ENC, INSERT_D_DESC, ASE_MSA64;
3190
3191// INSERT_FW_PSEUDO defined after INSVE_W
3192// INSERT_FD_PSEUDO defined after INSVE_D
3193
3194// There is a fourth operand that is not present in the encoding. Use a
3195// custom decoder to get a chance to add it.
3196let DecoderMethod = "DecodeINSVE_DF" in {
3197  def INSVE_B : INSVE_B_ENC, INSVE_B_DESC;
3198  def INSVE_H : INSVE_H_ENC, INSVE_H_DESC;
3199  def INSVE_W : INSVE_W_ENC, INSVE_W_DESC;
3200  def INSVE_D : INSVE_D_ENC, INSVE_D_DESC;
3201}
3202
3203def INSERT_FW_PSEUDO : INSERT_FW_PSEUDO_DESC;
3204def INSERT_FD_PSEUDO : INSERT_FD_PSEUDO_DESC;
3205
3206def INSERT_B_VIDX_PSEUDO : INSERT_B_VIDX_PSEUDO_DESC;
3207def INSERT_H_VIDX_PSEUDO : INSERT_H_VIDX_PSEUDO_DESC;
3208def INSERT_W_VIDX_PSEUDO : INSERT_W_VIDX_PSEUDO_DESC;
3209def INSERT_D_VIDX_PSEUDO : INSERT_D_VIDX_PSEUDO_DESC;
3210def INSERT_FW_VIDX_PSEUDO : INSERT_FW_VIDX_PSEUDO_DESC;
3211def INSERT_FD_VIDX_PSEUDO : INSERT_FD_VIDX_PSEUDO_DESC;
3212
3213def INSERT_B_VIDX64_PSEUDO : INSERT_B_VIDX64_PSEUDO_DESC;
3214def INSERT_H_VIDX64_PSEUDO : INSERT_H_VIDX64_PSEUDO_DESC;
3215def INSERT_W_VIDX64_PSEUDO : INSERT_W_VIDX64_PSEUDO_DESC;
3216def INSERT_D_VIDX64_PSEUDO : INSERT_D_VIDX64_PSEUDO_DESC;
3217def INSERT_FW_VIDX64_PSEUDO : INSERT_FW_VIDX64_PSEUDO_DESC;
3218def INSERT_FD_VIDX64_PSEUDO : INSERT_FD_VIDX64_PSEUDO_DESC;
3219
3220def LD_B: LD_B_ENC, LD_B_DESC;
3221def LD_H: LD_H_ENC, LD_H_DESC;
3222def LD_W: LD_W_ENC, LD_W_DESC;
3223def LD_D: LD_D_ENC, LD_D_DESC;
3224
3225def LDI_B : LDI_B_ENC, LDI_B_DESC;
3226def LDI_H : LDI_H_ENC, LDI_H_DESC;
3227def LDI_W : LDI_W_ENC, LDI_W_DESC;
3228def LDI_D : LDI_D_ENC, LDI_D_DESC;
3229
3230def LSA : LSA_ENC, LSA_DESC;
3231def DLSA : DLSA_ENC, DLSA_DESC, ASE_MSA64;
3232
3233def MADD_Q_H : MADD_Q_H_ENC, MADD_Q_H_DESC;
3234def MADD_Q_W : MADD_Q_W_ENC, MADD_Q_W_DESC;
3235
3236def MADDR_Q_H : MADDR_Q_H_ENC, MADDR_Q_H_DESC;
3237def MADDR_Q_W : MADDR_Q_W_ENC, MADDR_Q_W_DESC;
3238
3239def MADDV_B : MADDV_B_ENC, MADDV_B_DESC;
3240def MADDV_H : MADDV_H_ENC, MADDV_H_DESC;
3241def MADDV_W : MADDV_W_ENC, MADDV_W_DESC;
3242def MADDV_D : MADDV_D_ENC, MADDV_D_DESC;
3243
3244def MAX_A_B : MAX_A_B_ENC, MAX_A_B_DESC;
3245def MAX_A_H : MAX_A_H_ENC, MAX_A_H_DESC;
3246def MAX_A_W : MAX_A_W_ENC, MAX_A_W_DESC;
3247def MAX_A_D : MAX_A_D_ENC, MAX_A_D_DESC;
3248
3249def MAX_S_B : MAX_S_B_ENC, MAX_S_B_DESC;
3250def MAX_S_H : MAX_S_H_ENC, MAX_S_H_DESC;
3251def MAX_S_W : MAX_S_W_ENC, MAX_S_W_DESC;
3252def MAX_S_D : MAX_S_D_ENC, MAX_S_D_DESC;
3253
3254def MAX_U_B : MAX_U_B_ENC, MAX_U_B_DESC;
3255def MAX_U_H : MAX_U_H_ENC, MAX_U_H_DESC;
3256def MAX_U_W : MAX_U_W_ENC, MAX_U_W_DESC;
3257def MAX_U_D : MAX_U_D_ENC, MAX_U_D_DESC;
3258
3259def MAXI_S_B : MAXI_S_B_ENC, MAXI_S_B_DESC;
3260def MAXI_S_H : MAXI_S_H_ENC, MAXI_S_H_DESC;
3261def MAXI_S_W : MAXI_S_W_ENC, MAXI_S_W_DESC;
3262def MAXI_S_D : MAXI_S_D_ENC, MAXI_S_D_DESC;
3263
3264def MAXI_U_B : MAXI_U_B_ENC, MAXI_U_B_DESC;
3265def MAXI_U_H : MAXI_U_H_ENC, MAXI_U_H_DESC;
3266def MAXI_U_W : MAXI_U_W_ENC, MAXI_U_W_DESC;
3267def MAXI_U_D : MAXI_U_D_ENC, MAXI_U_D_DESC;
3268
3269def MIN_A_B : MIN_A_B_ENC, MIN_A_B_DESC;
3270def MIN_A_H : MIN_A_H_ENC, MIN_A_H_DESC;
3271def MIN_A_W : MIN_A_W_ENC, MIN_A_W_DESC;
3272def MIN_A_D : MIN_A_D_ENC, MIN_A_D_DESC;
3273
3274def MIN_S_B : MIN_S_B_ENC, MIN_S_B_DESC;
3275def MIN_S_H : MIN_S_H_ENC, MIN_S_H_DESC;
3276def MIN_S_W : MIN_S_W_ENC, MIN_S_W_DESC;
3277def MIN_S_D : MIN_S_D_ENC, MIN_S_D_DESC;
3278
3279def MIN_U_B : MIN_U_B_ENC, MIN_U_B_DESC;
3280def MIN_U_H : MIN_U_H_ENC, MIN_U_H_DESC;
3281def MIN_U_W : MIN_U_W_ENC, MIN_U_W_DESC;
3282def MIN_U_D : MIN_U_D_ENC, MIN_U_D_DESC;
3283
3284def MINI_S_B : MINI_S_B_ENC, MINI_S_B_DESC;
3285def MINI_S_H : MINI_S_H_ENC, MINI_S_H_DESC;
3286def MINI_S_W : MINI_S_W_ENC, MINI_S_W_DESC;
3287def MINI_S_D : MINI_S_D_ENC, MINI_S_D_DESC;
3288
3289def MINI_U_B : MINI_U_B_ENC, MINI_U_B_DESC;
3290def MINI_U_H : MINI_U_H_ENC, MINI_U_H_DESC;
3291def MINI_U_W : MINI_U_W_ENC, MINI_U_W_DESC;
3292def MINI_U_D : MINI_U_D_ENC, MINI_U_D_DESC;
3293
3294def MOD_S_B : MOD_S_B_ENC, MOD_S_B_DESC;
3295def MOD_S_H : MOD_S_H_ENC, MOD_S_H_DESC;
3296def MOD_S_W : MOD_S_W_ENC, MOD_S_W_DESC;
3297def MOD_S_D : MOD_S_D_ENC, MOD_S_D_DESC;
3298
3299def MOD_U_B : MOD_U_B_ENC, MOD_U_B_DESC;
3300def MOD_U_H : MOD_U_H_ENC, MOD_U_H_DESC;
3301def MOD_U_W : MOD_U_W_ENC, MOD_U_W_DESC;
3302def MOD_U_D : MOD_U_D_ENC, MOD_U_D_DESC;
3303
3304def MOVE_V : MOVE_V_ENC, MOVE_V_DESC;
3305
3306def MSUB_Q_H : MSUB_Q_H_ENC, MSUB_Q_H_DESC;
3307def MSUB_Q_W : MSUB_Q_W_ENC, MSUB_Q_W_DESC;
3308
3309def MSUBR_Q_H : MSUBR_Q_H_ENC, MSUBR_Q_H_DESC;
3310def MSUBR_Q_W : MSUBR_Q_W_ENC, MSUBR_Q_W_DESC;
3311
3312def MSUBV_B : MSUBV_B_ENC, MSUBV_B_DESC;
3313def MSUBV_H : MSUBV_H_ENC, MSUBV_H_DESC;
3314def MSUBV_W : MSUBV_W_ENC, MSUBV_W_DESC;
3315def MSUBV_D : MSUBV_D_ENC, MSUBV_D_DESC;
3316
3317def MUL_Q_H : MUL_Q_H_ENC, MUL_Q_H_DESC;
3318def MUL_Q_W : MUL_Q_W_ENC, MUL_Q_W_DESC;
3319
3320def MULR_Q_H : MULR_Q_H_ENC, MULR_Q_H_DESC;
3321def MULR_Q_W : MULR_Q_W_ENC, MULR_Q_W_DESC;
3322
3323def MULV_B : MULV_B_ENC, MULV_B_DESC;
3324def MULV_H : MULV_H_ENC, MULV_H_DESC;
3325def MULV_W : MULV_W_ENC, MULV_W_DESC;
3326def MULV_D : MULV_D_ENC, MULV_D_DESC;
3327
3328def NLOC_B : NLOC_B_ENC, NLOC_B_DESC;
3329def NLOC_H : NLOC_H_ENC, NLOC_H_DESC;
3330def NLOC_W : NLOC_W_ENC, NLOC_W_DESC;
3331def NLOC_D : NLOC_D_ENC, NLOC_D_DESC;
3332
3333def NLZC_B : NLZC_B_ENC, NLZC_B_DESC;
3334def NLZC_H : NLZC_H_ENC, NLZC_H_DESC;
3335def NLZC_W : NLZC_W_ENC, NLZC_W_DESC;
3336def NLZC_D : NLZC_D_ENC, NLZC_D_DESC;
3337
3338def NOR_V : NOR_V_ENC, NOR_V_DESC;
3339def NOR_V_H_PSEUDO : NOR_V_H_PSEUDO_DESC,
3340                     PseudoInstExpansion<(NOR_V MSA128BOpnd:$wd,
3341                                                MSA128BOpnd:$ws,
3342                                                MSA128BOpnd:$wt)>;
3343def NOR_V_W_PSEUDO : NOR_V_W_PSEUDO_DESC,
3344                     PseudoInstExpansion<(NOR_V MSA128BOpnd:$wd,
3345                                                MSA128BOpnd:$ws,
3346                                                MSA128BOpnd:$wt)>;
3347def NOR_V_D_PSEUDO : NOR_V_D_PSEUDO_DESC,
3348                     PseudoInstExpansion<(NOR_V MSA128BOpnd:$wd,
3349                                                MSA128BOpnd:$ws,
3350                                                MSA128BOpnd:$wt)>;
3351
3352def NORI_B : NORI_B_ENC, NORI_B_DESC;
3353
3354def OR_V : OR_V_ENC, OR_V_DESC;
3355def OR_V_H_PSEUDO : OR_V_H_PSEUDO_DESC,
3356                    PseudoInstExpansion<(OR_V MSA128BOpnd:$wd,
3357                                              MSA128BOpnd:$ws,
3358                                              MSA128BOpnd:$wt)>;
3359def OR_V_W_PSEUDO : OR_V_W_PSEUDO_DESC,
3360                    PseudoInstExpansion<(OR_V MSA128BOpnd:$wd,
3361                                              MSA128BOpnd:$ws,
3362                                              MSA128BOpnd:$wt)>;
3363def OR_V_D_PSEUDO : OR_V_D_PSEUDO_DESC,
3364                    PseudoInstExpansion<(OR_V MSA128BOpnd:$wd,
3365                                              MSA128BOpnd:$ws,
3366                                              MSA128BOpnd:$wt)>;
3367
3368def ORI_B : ORI_B_ENC, ORI_B_DESC;
3369
3370def PCKEV_B : PCKEV_B_ENC, PCKEV_B_DESC;
3371def PCKEV_H : PCKEV_H_ENC, PCKEV_H_DESC;
3372def PCKEV_W : PCKEV_W_ENC, PCKEV_W_DESC;
3373def PCKEV_D : PCKEV_D_ENC, PCKEV_D_DESC;
3374
3375def PCKOD_B : PCKOD_B_ENC, PCKOD_B_DESC;
3376def PCKOD_H : PCKOD_H_ENC, PCKOD_H_DESC;
3377def PCKOD_W : PCKOD_W_ENC, PCKOD_W_DESC;
3378def PCKOD_D : PCKOD_D_ENC, PCKOD_D_DESC;
3379
3380def PCNT_B : PCNT_B_ENC, PCNT_B_DESC;
3381def PCNT_H : PCNT_H_ENC, PCNT_H_DESC;
3382def PCNT_W : PCNT_W_ENC, PCNT_W_DESC;
3383def PCNT_D : PCNT_D_ENC, PCNT_D_DESC;
3384
3385def SAT_S_B : SAT_S_B_ENC, SAT_S_B_DESC;
3386def SAT_S_H : SAT_S_H_ENC, SAT_S_H_DESC;
3387def SAT_S_W : SAT_S_W_ENC, SAT_S_W_DESC;
3388def SAT_S_D : SAT_S_D_ENC, SAT_S_D_DESC;
3389
3390def SAT_U_B : SAT_U_B_ENC, SAT_U_B_DESC;
3391def SAT_U_H : SAT_U_H_ENC, SAT_U_H_DESC;
3392def SAT_U_W : SAT_U_W_ENC, SAT_U_W_DESC;
3393def SAT_U_D : SAT_U_D_ENC, SAT_U_D_DESC;
3394
3395def SHF_B : SHF_B_ENC, SHF_B_DESC;
3396def SHF_H : SHF_H_ENC, SHF_H_DESC;
3397def SHF_W : SHF_W_ENC, SHF_W_DESC;
3398
3399def SLD_B : SLD_B_ENC, SLD_B_DESC;
3400def SLD_H : SLD_H_ENC, SLD_H_DESC;
3401def SLD_W : SLD_W_ENC, SLD_W_DESC;
3402def SLD_D : SLD_D_ENC, SLD_D_DESC;
3403
3404def SLDI_B : SLDI_B_ENC, SLDI_B_DESC;
3405def SLDI_H : SLDI_H_ENC, SLDI_H_DESC;
3406def SLDI_W : SLDI_W_ENC, SLDI_W_DESC;
3407def SLDI_D : SLDI_D_ENC, SLDI_D_DESC;
3408
3409def SLL_B : SLL_B_ENC, SLL_B_DESC;
3410def SLL_H : SLL_H_ENC, SLL_H_DESC;
3411def SLL_W : SLL_W_ENC, SLL_W_DESC;
3412def SLL_D : SLL_D_ENC, SLL_D_DESC;
3413
3414def SLLI_B : SLLI_B_ENC, SLLI_B_DESC;
3415def SLLI_H : SLLI_H_ENC, SLLI_H_DESC;
3416def SLLI_W : SLLI_W_ENC, SLLI_W_DESC;
3417def SLLI_D : SLLI_D_ENC, SLLI_D_DESC;
3418
3419def SPLAT_B : SPLAT_B_ENC, SPLAT_B_DESC;
3420def SPLAT_H : SPLAT_H_ENC, SPLAT_H_DESC;
3421def SPLAT_W : SPLAT_W_ENC, SPLAT_W_DESC;
3422def SPLAT_D : SPLAT_D_ENC, SPLAT_D_DESC;
3423
3424def SPLATI_B : SPLATI_B_ENC, SPLATI_B_DESC;
3425def SPLATI_H : SPLATI_H_ENC, SPLATI_H_DESC;
3426def SPLATI_W : SPLATI_W_ENC, SPLATI_W_DESC;
3427def SPLATI_D : SPLATI_D_ENC, SPLATI_D_DESC;
3428
3429def SRA_B : SRA_B_ENC, SRA_B_DESC;
3430def SRA_H : SRA_H_ENC, SRA_H_DESC;
3431def SRA_W : SRA_W_ENC, SRA_W_DESC;
3432def SRA_D : SRA_D_ENC, SRA_D_DESC;
3433
3434def SRAI_B : SRAI_B_ENC, SRAI_B_DESC;
3435def SRAI_H : SRAI_H_ENC, SRAI_H_DESC;
3436def SRAI_W : SRAI_W_ENC, SRAI_W_DESC;
3437def SRAI_D : SRAI_D_ENC, SRAI_D_DESC;
3438
3439def SRAR_B : SRAR_B_ENC, SRAR_B_DESC;
3440def SRAR_H : SRAR_H_ENC, SRAR_H_DESC;
3441def SRAR_W : SRAR_W_ENC, SRAR_W_DESC;
3442def SRAR_D : SRAR_D_ENC, SRAR_D_DESC;
3443
3444def SRARI_B : SRARI_B_ENC, SRARI_B_DESC;
3445def SRARI_H : SRARI_H_ENC, SRARI_H_DESC;
3446def SRARI_W : SRARI_W_ENC, SRARI_W_DESC;
3447def SRARI_D : SRARI_D_ENC, SRARI_D_DESC;
3448
3449def SRL_B : SRL_B_ENC, SRL_B_DESC;
3450def SRL_H : SRL_H_ENC, SRL_H_DESC;
3451def SRL_W : SRL_W_ENC, SRL_W_DESC;
3452def SRL_D : SRL_D_ENC, SRL_D_DESC;
3453
3454def SRLI_B : SRLI_B_ENC, SRLI_B_DESC;
3455def SRLI_H : SRLI_H_ENC, SRLI_H_DESC;
3456def SRLI_W : SRLI_W_ENC, SRLI_W_DESC;
3457def SRLI_D : SRLI_D_ENC, SRLI_D_DESC;
3458
3459def SRLR_B : SRLR_B_ENC, SRLR_B_DESC;
3460def SRLR_H : SRLR_H_ENC, SRLR_H_DESC;
3461def SRLR_W : SRLR_W_ENC, SRLR_W_DESC;
3462def SRLR_D : SRLR_D_ENC, SRLR_D_DESC;
3463
3464def SRLRI_B : SRLRI_B_ENC, SRLRI_B_DESC;
3465def SRLRI_H : SRLRI_H_ENC, SRLRI_H_DESC;
3466def SRLRI_W : SRLRI_W_ENC, SRLRI_W_DESC;
3467def SRLRI_D : SRLRI_D_ENC, SRLRI_D_DESC;
3468
3469def ST_B: ST_B_ENC, ST_B_DESC;
3470def ST_H: ST_H_ENC, ST_H_DESC;
3471def ST_W: ST_W_ENC, ST_W_DESC;
3472def ST_D: ST_D_ENC, ST_D_DESC;
3473
3474def SUBS_S_B : SUBS_S_B_ENC, SUBS_S_B_DESC;
3475def SUBS_S_H : SUBS_S_H_ENC, SUBS_S_H_DESC;
3476def SUBS_S_W : SUBS_S_W_ENC, SUBS_S_W_DESC;
3477def SUBS_S_D : SUBS_S_D_ENC, SUBS_S_D_DESC;
3478
3479def SUBS_U_B : SUBS_U_B_ENC, SUBS_U_B_DESC;
3480def SUBS_U_H : SUBS_U_H_ENC, SUBS_U_H_DESC;
3481def SUBS_U_W : SUBS_U_W_ENC, SUBS_U_W_DESC;
3482def SUBS_U_D : SUBS_U_D_ENC, SUBS_U_D_DESC;
3483
3484def SUBSUS_U_B : SUBSUS_U_B_ENC, SUBSUS_U_B_DESC;
3485def SUBSUS_U_H : SUBSUS_U_H_ENC, SUBSUS_U_H_DESC;
3486def SUBSUS_U_W : SUBSUS_U_W_ENC, SUBSUS_U_W_DESC;
3487def SUBSUS_U_D : SUBSUS_U_D_ENC, SUBSUS_U_D_DESC;
3488
3489def SUBSUU_S_B : SUBSUU_S_B_ENC, SUBSUU_S_B_DESC;
3490def SUBSUU_S_H : SUBSUU_S_H_ENC, SUBSUU_S_H_DESC;
3491def SUBSUU_S_W : SUBSUU_S_W_ENC, SUBSUU_S_W_DESC;
3492def SUBSUU_S_D : SUBSUU_S_D_ENC, SUBSUU_S_D_DESC;
3493
3494def SUBV_B : SUBV_B_ENC, SUBV_B_DESC;
3495def SUBV_H : SUBV_H_ENC, SUBV_H_DESC;
3496def SUBV_W : SUBV_W_ENC, SUBV_W_DESC;
3497def SUBV_D : SUBV_D_ENC, SUBV_D_DESC;
3498
3499def SUBVI_B : SUBVI_B_ENC, SUBVI_B_DESC;
3500def SUBVI_H : SUBVI_H_ENC, SUBVI_H_DESC;
3501def SUBVI_W : SUBVI_W_ENC, SUBVI_W_DESC;
3502def SUBVI_D : SUBVI_D_ENC, SUBVI_D_DESC;
3503
3504def VSHF_B : VSHF_B_ENC, VSHF_B_DESC;
3505def VSHF_H : VSHF_H_ENC, VSHF_H_DESC;
3506def VSHF_W : VSHF_W_ENC, VSHF_W_DESC;
3507def VSHF_D : VSHF_D_ENC, VSHF_D_DESC;
3508
3509def XOR_V : XOR_V_ENC, XOR_V_DESC;
3510def XOR_V_H_PSEUDO : XOR_V_H_PSEUDO_DESC,
3511                     PseudoInstExpansion<(XOR_V MSA128BOpnd:$wd,
3512                                                MSA128BOpnd:$ws,
3513                                                MSA128BOpnd:$wt)>;
3514def XOR_V_W_PSEUDO : XOR_V_W_PSEUDO_DESC,
3515                     PseudoInstExpansion<(XOR_V MSA128BOpnd:$wd,
3516                                                MSA128BOpnd:$ws,
3517                                                MSA128BOpnd:$wt)>;
3518def XOR_V_D_PSEUDO : XOR_V_D_PSEUDO_DESC,
3519                     PseudoInstExpansion<(XOR_V MSA128BOpnd:$wd,
3520                                                MSA128BOpnd:$ws,
3521                                                MSA128BOpnd:$wt)>;
3522
3523def XORI_B : XORI_B_ENC, XORI_B_DESC;
3524
3525// Patterns.
3526class MSAPat<dag pattern, dag result, list<Predicate> pred = [HasMSA]> :
3527  Pat<pattern, result>, Requires<pred>;
3528
3529def : MSAPat<(extractelt (v4i32 MSA128W:$ws), immZExt4:$idx),
3530             (COPY_S_W MSA128W:$ws, immZExt4:$idx)>;
3531
3532def : MSAPat<(v8f16 (load addrimm10:$addr)), (LD_H addrimm10:$addr)>;
3533def : MSAPat<(v4f32 (load addrimm10:$addr)), (LD_W addrimm10:$addr)>;
3534def : MSAPat<(v2f64 (load addrimm10:$addr)), (LD_D addrimm10:$addr)>;
3535
3536def ST_FH : MSAPat<(store (v8f16 MSA128H:$ws), addrimm10:$addr),
3537                   (ST_H MSA128H:$ws, addrimm10:$addr)>;
3538def ST_FW : MSAPat<(store (v4f32 MSA128W:$ws), addrimm10:$addr),
3539                   (ST_W MSA128W:$ws, addrimm10:$addr)>;
3540def ST_FD : MSAPat<(store (v2f64 MSA128D:$ws), addrimm10:$addr),
3541                   (ST_D MSA128D:$ws, addrimm10:$addr)>;
3542
3543class MSA_FABS_PSEUDO_DESC_BASE<RegisterOperand ROWD,
3544                                RegisterOperand ROWS = ROWD,
3545                                InstrItinClass itin = NoItinerary> :
3546  MSAPseudo<(outs ROWD:$wd),
3547            (ins ROWS:$ws),
3548            [(set ROWD:$wd, (fabs ROWS:$ws))]> {
3549  InstrItinClass Itinerary = itin;
3550}
3551def FABS_W : MSA_FABS_PSEUDO_DESC_BASE<MSA128WOpnd>,
3552             PseudoInstExpansion<(FMAX_A_W MSA128WOpnd:$wd, MSA128WOpnd:$ws,
3553                                           MSA128WOpnd:$ws)>;
3554def FABS_D : MSA_FABS_PSEUDO_DESC_BASE<MSA128DOpnd>,
3555             PseudoInstExpansion<(FMAX_A_D MSA128DOpnd:$wd, MSA128DOpnd:$ws,
3556                                           MSA128DOpnd:$ws)>;
3557
3558class MSABitconvertPat<ValueType DstVT, ValueType SrcVT,
3559                       RegisterClass DstRC, list<Predicate> preds = [HasMSA]> :
3560   MSAPat<(DstVT (bitconvert SrcVT:$src)),
3561          (COPY_TO_REGCLASS SrcVT:$src, DstRC), preds>;
3562
3563// These are endian-independent because the element size doesnt change
3564def : MSABitconvertPat<v8i16, v8f16, MSA128H>;
3565def : MSABitconvertPat<v4i32, v4f32, MSA128W>;
3566def : MSABitconvertPat<v2i64, v2f64, MSA128D>;
3567def : MSABitconvertPat<v8f16, v8i16, MSA128H>;
3568def : MSABitconvertPat<v4f32, v4i32, MSA128W>;
3569def : MSABitconvertPat<v2f64, v2i64, MSA128D>;
3570
3571// Little endian bitcasts are always no-ops
3572def : MSABitconvertPat<v16i8, v8i16, MSA128B, [HasMSA, IsLE]>;
3573def : MSABitconvertPat<v16i8, v4i32, MSA128B, [HasMSA, IsLE]>;
3574def : MSABitconvertPat<v16i8, v2i64, MSA128B, [HasMSA, IsLE]>;
3575def : MSABitconvertPat<v16i8, v8f16, MSA128B, [HasMSA, IsLE]>;
3576def : MSABitconvertPat<v16i8, v4f32, MSA128B, [HasMSA, IsLE]>;
3577def : MSABitconvertPat<v16i8, v2f64, MSA128B, [HasMSA, IsLE]>;
3578
3579def : MSABitconvertPat<v8i16, v16i8, MSA128H, [HasMSA, IsLE]>;
3580def : MSABitconvertPat<v8i16, v4i32, MSA128H, [HasMSA, IsLE]>;
3581def : MSABitconvertPat<v8i16, v2i64, MSA128H, [HasMSA, IsLE]>;
3582def : MSABitconvertPat<v8i16, v4f32, MSA128H, [HasMSA, IsLE]>;
3583def : MSABitconvertPat<v8i16, v2f64, MSA128H, [HasMSA, IsLE]>;
3584
3585def : MSABitconvertPat<v4i32, v16i8, MSA128W, [HasMSA, IsLE]>;
3586def : MSABitconvertPat<v4i32, v8i16, MSA128W, [HasMSA, IsLE]>;
3587def : MSABitconvertPat<v4i32, v2i64, MSA128W, [HasMSA, IsLE]>;
3588def : MSABitconvertPat<v4i32, v8f16, MSA128W, [HasMSA, IsLE]>;
3589def : MSABitconvertPat<v4i32, v2f64, MSA128W, [HasMSA, IsLE]>;
3590
3591def : MSABitconvertPat<v2i64, v16i8, MSA128D, [HasMSA, IsLE]>;
3592def : MSABitconvertPat<v2i64, v8i16, MSA128D, [HasMSA, IsLE]>;
3593def : MSABitconvertPat<v2i64, v4i32, MSA128D, [HasMSA, IsLE]>;
3594def : MSABitconvertPat<v2i64, v8f16, MSA128D, [HasMSA, IsLE]>;
3595def : MSABitconvertPat<v2i64, v4f32, MSA128D, [HasMSA, IsLE]>;
3596
3597def : MSABitconvertPat<v4f32, v16i8, MSA128W, [HasMSA, IsLE]>;
3598def : MSABitconvertPat<v4f32, v8i16, MSA128W, [HasMSA, IsLE]>;
3599def : MSABitconvertPat<v4f32, v2i64, MSA128W, [HasMSA, IsLE]>;
3600def : MSABitconvertPat<v4f32, v8f16, MSA128W, [HasMSA, IsLE]>;
3601def : MSABitconvertPat<v4f32, v2f64, MSA128W, [HasMSA, IsLE]>;
3602
3603def : MSABitconvertPat<v2f64, v16i8, MSA128D, [HasMSA, IsLE]>;
3604def : MSABitconvertPat<v2f64, v8i16, MSA128D, [HasMSA, IsLE]>;
3605def : MSABitconvertPat<v2f64, v4i32, MSA128D, [HasMSA, IsLE]>;
3606def : MSABitconvertPat<v2f64, v8f16, MSA128D, [HasMSA, IsLE]>;
3607def : MSABitconvertPat<v2f64, v4f32, MSA128D, [HasMSA, IsLE]>;
3608
3609// Big endian bitcasts expand to shuffle instructions.
3610// This is because bitcast is defined to be a store/load sequence and the
3611// vector store/load instructions are mixed-endian with respect to the vector
3612// as a whole (little endian with respect to element order, but big endian
3613// elements).
3614
3615class MSABitconvertReverseQuartersPat<ValueType DstVT, ValueType SrcVT,
3616                                      RegisterClass DstRC, MSAInst Insn,
3617                                      RegisterClass ViaRC> :
3618  MSAPat<(DstVT (bitconvert SrcVT:$src)),
3619         (COPY_TO_REGCLASS (Insn (COPY_TO_REGCLASS SrcVT:$src, ViaRC), 27),
3620                           DstRC),
3621         [HasMSA, IsBE]>;
3622
3623class MSABitconvertReverseHalvesPat<ValueType DstVT, ValueType SrcVT,
3624                                    RegisterClass DstRC, MSAInst Insn,
3625                                    RegisterClass ViaRC> :
3626  MSAPat<(DstVT (bitconvert SrcVT:$src)),
3627         (COPY_TO_REGCLASS (Insn (COPY_TO_REGCLASS SrcVT:$src, ViaRC), 177),
3628                           DstRC),
3629         [HasMSA, IsBE]>;
3630
3631class MSABitconvertReverseBInHPat<ValueType DstVT, ValueType SrcVT,
3632                                  RegisterClass DstRC> :
3633  MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_B, MSA128B>;
3634
3635class MSABitconvertReverseBInWPat<ValueType DstVT, ValueType SrcVT,
3636                                  RegisterClass DstRC> :
3637  MSABitconvertReverseQuartersPat<DstVT, SrcVT, DstRC, SHF_B, MSA128B>;
3638
3639class MSABitconvertReverseBInDPat<ValueType DstVT, ValueType SrcVT,
3640                                  RegisterClass DstRC> :
3641  MSAPat<(DstVT (bitconvert SrcVT:$src)),
3642         (COPY_TO_REGCLASS
3643           (SHF_W
3644             (COPY_TO_REGCLASS
3645               (SHF_B (COPY_TO_REGCLASS SrcVT:$src, MSA128B), 27),
3646               MSA128W), 177),
3647           DstRC),
3648         [HasMSA, IsBE]>;
3649
3650class MSABitconvertReverseHInWPat<ValueType DstVT, ValueType SrcVT,
3651                                  RegisterClass DstRC> :
3652  MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_H, MSA128H>;
3653
3654class MSABitconvertReverseHInDPat<ValueType DstVT, ValueType SrcVT,
3655                                  RegisterClass DstRC> :
3656  MSABitconvertReverseQuartersPat<DstVT, SrcVT, DstRC, SHF_H, MSA128H>;
3657
3658class MSABitconvertReverseWInDPat<ValueType DstVT, ValueType SrcVT,
3659                                  RegisterClass DstRC> :
3660  MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_W, MSA128W>;
3661
3662def : MSABitconvertReverseBInHPat<v8i16, v16i8, MSA128H>;
3663def : MSABitconvertReverseBInHPat<v8f16, v16i8, MSA128H>;
3664def : MSABitconvertReverseBInWPat<v4i32, v16i8, MSA128W>;
3665def : MSABitconvertReverseBInWPat<v4f32, v16i8, MSA128W>;
3666def : MSABitconvertReverseBInDPat<v2i64, v16i8, MSA128D>;
3667def : MSABitconvertReverseBInDPat<v2f64, v16i8, MSA128D>;
3668
3669def : MSABitconvertReverseBInHPat<v16i8, v8i16, MSA128B>;
3670def : MSABitconvertReverseHInWPat<v4i32, v8i16, MSA128W>;
3671def : MSABitconvertReverseHInWPat<v4f32, v8i16, MSA128W>;
3672def : MSABitconvertReverseHInDPat<v2i64, v8i16, MSA128D>;
3673def : MSABitconvertReverseHInDPat<v2f64, v8i16, MSA128D>;
3674
3675def : MSABitconvertReverseBInHPat<v16i8, v8f16, MSA128B>;
3676def : MSABitconvertReverseHInWPat<v4i32, v8f16, MSA128W>;
3677def : MSABitconvertReverseHInWPat<v4f32, v8f16, MSA128W>;
3678def : MSABitconvertReverseHInDPat<v2i64, v8f16, MSA128D>;
3679def : MSABitconvertReverseHInDPat<v2f64, v8f16, MSA128D>;
3680
3681def : MSABitconvertReverseBInWPat<v16i8, v4i32, MSA128B>;
3682def : MSABitconvertReverseHInWPat<v8i16, v4i32, MSA128H>;
3683def : MSABitconvertReverseHInWPat<v8f16, v4i32, MSA128H>;
3684def : MSABitconvertReverseWInDPat<v2i64, v4i32, MSA128D>;
3685def : MSABitconvertReverseWInDPat<v2f64, v4i32, MSA128D>;
3686
3687def : MSABitconvertReverseBInWPat<v16i8, v4f32, MSA128B>;
3688def : MSABitconvertReverseHInWPat<v8i16, v4f32, MSA128H>;
3689def : MSABitconvertReverseHInWPat<v8f16, v4f32, MSA128H>;
3690def : MSABitconvertReverseWInDPat<v2i64, v4f32, MSA128D>;
3691def : MSABitconvertReverseWInDPat<v2f64, v4f32, MSA128D>;
3692
3693def : MSABitconvertReverseBInDPat<v16i8, v2i64, MSA128B>;
3694def : MSABitconvertReverseHInDPat<v8i16, v2i64, MSA128H>;
3695def : MSABitconvertReverseHInDPat<v8f16, v2i64, MSA128H>;
3696def : MSABitconvertReverseWInDPat<v4i32, v2i64, MSA128W>;
3697def : MSABitconvertReverseWInDPat<v4f32, v2i64, MSA128W>;
3698
3699def : MSABitconvertReverseBInDPat<v16i8, v2f64, MSA128B>;
3700def : MSABitconvertReverseHInDPat<v8i16, v2f64, MSA128H>;
3701def : MSABitconvertReverseHInDPat<v8f16, v2f64, MSA128H>;
3702def : MSABitconvertReverseWInDPat<v4i32, v2f64, MSA128W>;
3703def : MSABitconvertReverseWInDPat<v4f32, v2f64, MSA128W>;
3704
3705// Pseudos used to implement BNZ.df, and BZ.df
3706
3707class MSA_CBRANCH_PSEUDO_DESC_BASE<SDPatternOperator OpNode, ValueType TyNode,
3708                                   RegisterClass RCWS,
3709                                   InstrItinClass itin = NoItinerary> :
3710  MipsPseudo<(outs GPR32:$dst),
3711             (ins RCWS:$ws),
3712             [(set GPR32:$dst, (OpNode (TyNode RCWS:$ws)))]> {
3713  bit usesCustomInserter = 1;
3714}
3715
3716def SNZ_B_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v16i8,
3717                                                MSA128B, NoItinerary>;
3718def SNZ_H_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v8i16,
3719                                                MSA128H, NoItinerary>;
3720def SNZ_W_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v4i32,
3721                                                MSA128W, NoItinerary>;
3722def SNZ_D_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v2i64,
3723                                                MSA128D, NoItinerary>;
3724def SNZ_V_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAnyNonZero, v16i8,
3725                                                MSA128B, NoItinerary>;
3726
3727def SZ_B_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v16i8,
3728                                               MSA128B, NoItinerary>;
3729def SZ_H_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v8i16,
3730                                               MSA128H, NoItinerary>;
3731def SZ_W_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v4i32,
3732                                               MSA128W, NoItinerary>;
3733def SZ_D_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v2i64,
3734                                               MSA128D, NoItinerary>;
3735def SZ_V_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAnyZero, v16i8,
3736                                               MSA128B, NoItinerary>;
3737
3738// Vector extraction with fixed index.
3739//
3740// Extracting 32-bit values on MSA32 should always use COPY_S_W rather than
3741// COPY_U_W, even for the zero-extended case. This is because our forward
3742// compatibility strategy is to consider registers to be infinitely
3743// sign-extended so that a MIPS64 can execute MIPS32 code without getting
3744// different register values.
3745def : MSAPat<(vextract_zext_i32 (v4i32 MSA128W:$ws), immZExt2Ptr:$idx),
3746             (COPY_S_W MSA128W:$ws, immZExt2:$idx)>, ASE_MSA_NOT_MSA64;
3747def : MSAPat<(vextract_zext_i32 (v4f32 MSA128W:$ws), immZExt2Ptr:$idx),
3748             (COPY_S_W MSA128W:$ws, immZExt2:$idx)>, ASE_MSA_NOT_MSA64;
3749
3750// Extracting 64-bit values on MSA64 should always use COPY_S_D rather than
3751// COPY_U_D, even for the zero-extended case. This is because our forward
3752// compatibility strategy is to consider registers to be infinitely
3753// sign-extended so that a hypothetical MIPS128 would be able to execute MIPS64
3754// code without getting different register values.
3755def : MSAPat<(vextract_zext_i64 (v2i64 MSA128D:$ws), immZExt1Ptr:$idx),
3756             (COPY_S_D MSA128D:$ws, immZExt1:$idx)>, ASE_MSA64;
3757def : MSAPat<(vextract_zext_i64 (v2f64 MSA128D:$ws), immZExt1Ptr:$idx),
3758             (COPY_S_D MSA128D:$ws, immZExt1:$idx)>, ASE_MSA64;
3759
3760// Vector extraction with variable index
3761def : MSAPat<(i32 (vextract_sext_i8 v16i8:$ws, i32:$idx)),
3762             (SRA (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_B v16i8:$ws,
3763                                                                  i32:$idx),
3764                                                         sub_lo)),
3765                                    GPR32), (i32 24))>;
3766def : MSAPat<(i32 (vextract_sext_i16 v8i16:$ws, i32:$idx)),
3767             (SRA (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_H v8i16:$ws,
3768                                                                  i32:$idx),
3769                                                         sub_lo)),
3770                                    GPR32), (i32 16))>;
3771def : MSAPat<(i32 (vextract_sext_i32 v4i32:$ws, i32:$idx)),
3772             (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_W v4i32:$ws,
3773                                                             i32:$idx),
3774                                                    sub_lo)),
3775                               GPR32)>;
3776def : MSAPat<(i64 (vextract_sext_i64 v2i64:$ws, i32:$idx)),
3777             (COPY_TO_REGCLASS (i64 (EXTRACT_SUBREG (SPLAT_D v2i64:$ws,
3778                                                             i32:$idx),
3779                                                    sub_64)),
3780                               GPR64), [HasMSA, IsGP64bit]>;
3781
3782def : MSAPat<(i32 (vextract_zext_i8 v16i8:$ws, i32:$idx)),
3783             (SRL (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_B v16i8:$ws,
3784                                                                  i32:$idx),
3785                                                         sub_lo)),
3786                                    GPR32), (i32 24))>;
3787def : MSAPat<(i32 (vextract_zext_i16 v8i16:$ws, i32:$idx)),
3788             (SRL (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_H v8i16:$ws,
3789                                                                  i32:$idx),
3790                                                         sub_lo)),
3791                                    GPR32), (i32 16))>;
3792def : MSAPat<(i32 (vextract_zext_i32 v4i32:$ws, i32:$idx)),
3793             (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_W v4i32:$ws,
3794                                                             i32:$idx),
3795                                                    sub_lo)),
3796                               GPR32)>;
3797def : MSAPat<(i64 (vextract_zext_i64 v2i64:$ws, i32:$idx)),
3798             (COPY_TO_REGCLASS (i64 (EXTRACT_SUBREG (SPLAT_D v2i64:$ws,
3799                                                             i32:$idx),
3800                                                    sub_64)),
3801                               GPR64), [HasMSA, IsGP64bit]>;
3802
3803def : MSAPat<(f32 (vector_extract v4f32:$ws, i32:$idx)),
3804             (f32 (EXTRACT_SUBREG (SPLAT_W v4f32:$ws,
3805                                           i32:$idx),
3806                                  sub_lo))>;
3807def : MSAPat<(f64 (vector_extract v2f64:$ws, i32:$idx)),
3808             (f64 (EXTRACT_SUBREG (SPLAT_D v2f64:$ws,
3809                                           i32:$idx),
3810                                  sub_64))>;
3811
3812// Vector extraction with variable index (N64 ABI)
3813def : MSAPat<
3814  (i32 (vextract_sext_i8 v16i8:$ws, i64:$idx)),
3815  (SRA (COPY_TO_REGCLASS
3816         (i32 (EXTRACT_SUBREG
3817                (SPLAT_B v16i8:$ws,
3818                  (COPY_TO_REGCLASS
3819                    (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3820                sub_lo)),
3821         GPR32),
3822       (i32 24))>;
3823def : MSAPat<
3824  (i32 (vextract_sext_i16 v8i16:$ws, i64:$idx)),
3825  (SRA (COPY_TO_REGCLASS
3826         (i32 (EXTRACT_SUBREG
3827                (SPLAT_H v8i16:$ws,
3828                  (COPY_TO_REGCLASS
3829                    (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3830                sub_lo)),
3831         GPR32),
3832       (i32 16))>;
3833def : MSAPat<
3834  (i32 (vextract_sext_i32 v4i32:$ws, i64:$idx)),
3835  (COPY_TO_REGCLASS
3836    (i32 (EXTRACT_SUBREG
3837           (SPLAT_W v4i32:$ws,
3838             (COPY_TO_REGCLASS
3839               (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3840           sub_lo)),
3841    GPR32)>;
3842def : MSAPat<
3843  (i64 (vextract_sext_i64 v2i64:$ws, i64:$idx)),
3844  (COPY_TO_REGCLASS
3845    (i64 (EXTRACT_SUBREG
3846           (SPLAT_D v2i64:$ws,
3847             (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3848           sub_64)),
3849    GPR64), [HasMSA, IsGP64bit]>;
3850
3851def : MSAPat<
3852  (i32 (vextract_zext_i8 v16i8:$ws, i64:$idx)),
3853  (SRL (COPY_TO_REGCLASS
3854         (i32 (EXTRACT_SUBREG
3855                 (SPLAT_B v16i8:$ws,
3856                   (COPY_TO_REGCLASS
3857                     (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3858                 sub_lo)),
3859         GPR32),
3860       (i32 24))>;
3861def : MSAPat<
3862  (i32 (vextract_zext_i16 v8i16:$ws, i64:$idx)),
3863  (SRL (COPY_TO_REGCLASS
3864         (i32 (EXTRACT_SUBREG
3865                (SPLAT_H v8i16:$ws,
3866                  (COPY_TO_REGCLASS
3867                    (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3868                sub_lo)),
3869         GPR32),
3870       (i32 16))>;
3871def : MSAPat<
3872  (i32 (vextract_zext_i32 v4i32:$ws, i64:$idx)),
3873  (COPY_TO_REGCLASS
3874    (i32 (EXTRACT_SUBREG
3875           (SPLAT_W v4i32:$ws,
3876             (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3877           sub_lo)),
3878    GPR32)>;
3879def : MSAPat<
3880  (i64 (vextract_zext_i64 v2i64:$ws, i64:$idx)),
3881  (COPY_TO_REGCLASS
3882    (i64 (EXTRACT_SUBREG
3883           (SPLAT_D v2i64:$ws,
3884             (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3885           sub_64)),
3886    GPR64),
3887  [HasMSA, IsGP64bit]>;
3888
3889def : MSAPat<
3890  (f32 (vector_extract v4f32:$ws, i64:$idx)),
3891  (f32 (EXTRACT_SUBREG
3892         (SPLAT_W v4f32:$ws,
3893           (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3894         sub_lo))>;
3895def : MSAPat<
3896  (f64 (vector_extract v2f64:$ws, i64:$idx)),
3897  (f64 (EXTRACT_SUBREG
3898         (SPLAT_D v2f64:$ws,
3899           (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3900         sub_64))>;
3901