Home
last modified time | relevance | path

Searched refs:FGR64RegClass (Results 1 – 7 of 7) sorted by relevance

/external/llvm/lib/Target/Mips/
DMipsOptionRecord.h49 FGR64RegClass = &(TRI->getRegClass(Mips::FGR64RegClassID)); in MipsRegInfoRecord()
67 const MCRegisterClass *FGR64RegClass; variable
DMipsRegisterInfo.cpp181 for (RegIter Reg = Mips::FGR64RegClass.begin(), in getReservedRegs()
182 EReg = Mips::FGR64RegClass.end(); Reg != EReg; ++Reg) in getReservedRegs()
DMipsSEInstrInfo.cpp140 else if (Mips::FGR64RegClass.contains(DestReg, SrcReg)) in copyPhysReg()
149 else if (Mips::FGR64RegClass.contains(SrcReg)) in copyPhysReg()
157 else if (Mips::FGR64RegClass.contains(DestReg)) in copyPhysReg()
205 else if (Mips::FGR64RegClass.hasSubClassEq(RC)) in storeRegToStack()
278 else if (Mips::FGR64RegClass.hasSubClassEq(RC)) in loadRegFromStack()
DMipsSEFrameLowering.cpp297 FP64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass; in expandBuildPairF64()
359 FP64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass; in expandExtractElementF64()
457 } else if (Mips::FGR64RegClass.contains(Reg)) { in emitPrologue()
DMipsISelLowering.cpp1562 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID); in emitSEL_D() local
1564 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass); in emitSEL_D()
3460 return std::make_pair(0U, &Mips::FGR64RegClass); in getRegForInlineAsmConstraint()
DMipsSEISelLowering.cpp108 addRegisterClass(MVT::f64, &Mips::FGR64RegClass); in MipsSETargetLowering()
/external/llvm/lib/Target/Mips/MCTargetDesc/
DMipsOptionRecord.cpp86 FGR64RegClass->contains(CurrentSubReg) || in SetPhysRegUsed()