Home
last modified time | relevance | path

Searched refs:N10 (Results 1 – 7 of 7) sorted by relevance

/external/clang/test/Modules/
Dnamespaces.cpp49 namespace N10 { namespace
69 int &ir3 = N10::f(17); in testMergedMerged()
/external/clang/test/Modules/Inputs/
Dnamespaces-right.h46 namespace N10 {
Dnamespaces-left.h57 namespace N10 {
/external/clang/test/SemaTemplate/
Dinstantiate-expr-2.cpp164 namespace N10 { namespace
/external/llvm/lib/CodeGen/SelectionDAG/
DDAGCombiner.cpp1724 SDValue N10 = N1.getOperand(0); in visitADD() local
1727 if (isa<ConstantSDNode>(N00) || isa<ConstantSDNode>(N10)) in visitADD()
1729 DAG.getNode(ISD::ADD, SDLoc(N0), VT, N00, N10), in visitADD()
3382 SDValue N10 = N1->getOperand(0); in MatchBSwapHWordLow() local
3383 if (!LookPassAnd1 && N10.getOpcode() == ISD::AND) { in MatchBSwapHWordLow()
3384 if (!N10.getNode()->hasOneUse()) in MatchBSwapHWordLow()
3386 ConstantSDNode *N101C = dyn_cast<ConstantSDNode>(N10.getOperand(1)); in MatchBSwapHWordLow()
3389 N10 = N10.getOperand(0); in MatchBSwapHWordLow()
3393 if (N00 != N10) in MatchBSwapHWordLow()
3410 N10, APInt::getHighBitsSet(OpSizeInBits, OpSizeInBits - 16))) in MatchBSwapHWordLow()
[all …]
/external/llvm/lib/Target/AArch64/
DAArch64ISelLowering.cpp7911 SDValue N10 = N1->getOperand(0); in performConcatVectorsCombine() local
7914 if (N00VT == N10.getValueType() && in performConcatVectorsCombine()
7925 DAG.getNode(ISD::BITCAST, dl, MidVT, N10), Mask)); in performConcatVectorsCombine()
/external/llvm/lib/Target/X86/
DX86ISelLowering.cpp25443 SDValue N10 = N1.getOperand(0); in convertIntLogicToFPLogic() local
25445 EVT N10Type = N10.getValueType(); in convertIntLogicToFPLogic()
25447 SDValue FPLogic = DAG.getNode(FPOpcode, DL, N00Type, N00, N10); in convertIntLogicToFPLogic()