Searched refs:VAR2 (Results 1 – 10 of 10) sorted by relevance
/external/llvm/test/Transforms/InstCombine/ |
D | select-cmp-cttz-ctlz.ll | 142 ; CHECK-NEXT: [[VAR2:%[a-zA-Z0-9]+]] = zext i16 [[VAR1]] to i32 143 ; CHECK-NEXT: ret i32 [[VAR2]] 155 ; CHECK-NEXT: [[VAR2:%[a-zA-Z0-9]+]] = zext i16 [[VAR1]] to i64 156 ; CHECK-NEXT: ret i64 [[VAR2]] 168 ; CHECK-NEXT: [[VAR2:%[a-zA-Z0-9]+]] = zext i32 [[VAR1]] to i64 169 ; CHECK-NEXT: ret i64 [[VAR2]] 181 ; CHECK-NEXT: [[VAR2:%[a-zA-Z0-9]+]] = zext i16 [[VAR1]] to i32 182 ; CHECK-NEXT: ret i32 [[VAR2]] 194 ; CHECK-NEXT: [[VAR2:%[a-zA-Z0-9]+]] = zext i16 [[VAR1]] to i64 195 ; CHECK-NEXT: ret i64 [[VAR2]] [all …]
|
D | vec_shuffle.ll | 330 ; CHECK: [[VAR2:%[a-zA-Z0-9.]+]] = shufflevector <4 x i32> [[VAR1]], <4 x i32> undef, <4 x i32> <i3… 331 ; CHECK: ret <4 x i32> [[VAR2]] 355 ; CHECK: [[VAR2:%[a-zA-Z0-9.]+]] = shufflevector <4 x i32> [[VAR1]], <4 x i32> undef, <4 x i32> zer… 356 ; CHECK: ret <4 x i32> [[VAR2]] 382 ; CHECK: [[VAR2:%[a-zA-Z0-9.]+]] = shufflevector <8 x i16> [[VAR1]], <8 x i16> undef, <4 x i32> <i3… 383 ; CHECK: ret <4 x i16> [[VAR2]]
|
/external/llvm/test/CodeGen/PowerPC/ |
D | mcm-3.ll | 37 ; LARGE: .tc [[VAR2:[a-z0-9A-Z_.]+]][TC],[[VAR2]] 38 ; LARGE: .type [[VAR2]],@object 40 ; LARGE: .globl [[VAR2]] 41 ; LARGE: [[VAR2]]:
|
D | mcm-2.ll | 34 ; LARGE: .tc [[VAR2:[a-z0-9A-Z_.]+]][TC],[[VAR2]] 35 ; LARGE: .type [[VAR2]],@object 36 ; LARGE: .lcomm [[VAR2]],4,4
|
D | mcm-4.ll | 34 ; LARGE: addis [[REG1:[0-9]+]], 2, [[VAR2:[a-z0-9A-Z_.]+]]@toc@ha 35 ; LARGE: ld [[REG2:[0-9]+]], [[VAR2]]@toc@l([[REG1]]) 41 ; LARGE-VSX: addis [[REG1:[0-9]+]], 2, [[VAR2:[a-z0-9A-Z_.]+]]@toc@ha 42 ; LARGE-VSX: ld [[REG2:[0-9]+]], [[VAR2]]@toc@l([[REG1]])
|
/external/clang/test/CodeGenCXX/ |
D | mangle-local-class-names.cpp | 30 SSSS VAR2(IVAR2); in FUNC() local 54 SSSS VAR2(IVAR2); in GORF() local 74 SSSS VAR2(x); in OmittingCode() local
|
/external/llvm/test/Transforms/IndVarSimplify/ |
D | loop_evaluate_1.ll | 27 ; CHECK: [[VAR2:%.+]] = lshr i32 [[VAR1]], 1 28 ; CHECK: [[VAR3:%.+]] = add i32 [[VAR2]], 1
|
/external/llvm/test/Transforms/LoopVectorize/ |
D | store-shuffle-bug.ll | 23 ; CHECK: [[VAR2:%[a-zA-Z0-9.]+]] = load <4 x i32> 24 ; CHECK: [[VAR3:%[a-zA-Z0-9]+]] = add nsw <4 x i32> [[VAR2]], [[VAR1]]
|
/external/llvm/test/CodeGen/Hexagon/ |
D | extload-combine.ll | 40 ; CHECK: [[VAR2:r[0-9]+]]{{ *}}={{ *}}memub(## 41 ; CHECK: combine(#0, [[VAR2]])
|
/external/valgrind/drd/tests/ |
D | tsan_unittest.cpp | 5759 int VAR2 = 0; variable 5775 void Thread3() { CorrectWrite(&VAR2); } in Thread3() 5776 void Thread4() { WriteWhileHoldingReaderLock(&VAR2); } in Thread4() 5782 VAR2 = 0; in Run() 5784 ANNOTATE_TRACE_MEMORY(&VAR2); in Run() 5787 ANNOTATE_EXPECT_RACE_FOR_TSAN(&VAR2, "test122. TP. ReaderLock-ed while writing"); in Run()
|