/external/valgrind/none/tests/mips64/ |
D | move_instructions.stdout.exp-LE | 2 dmtc1, mov.d, dmfc1 :: mem: 0x0 out: 0x0 4 dmtc1, mov.d, dmfc1 :: mem: 0x12bd6aa out: 0x12bd6aa 6 dmtc1, mov.d, dmfc1 :: mem: 0x0 out: 0x0 8 dmtc1, mov.d, dmfc1 :: mem: 0x7e876382d2ab13 out: 0x7e876382d2ab13 10 dmtc1, mov.d, dmfc1 :: mem: 0x9823b6e out: 0x9823b6e 12 dmtc1, mov.d, dmfc1 :: mem: 0x976d6e9ac31510f3 out: 0x976d6e9ac31510f3 14 dmtc1, mov.d, dmfc1 :: mem: 0xd4326d9 out: 0xd4326d9 16 dmtc1, mov.d, dmfc1 :: mem: 0xb7746d775ad6a5fb out: 0xb7746d775ad6a5fb 18 dmtc1, mov.d, dmfc1 :: mem: 0x130476dc out: 0x130476dc 20 dmtc1, mov.d, dmfc1 :: mem: 0x42b0c0a28677b502 out: 0x42b0c0a28677b502 [all …]
|
D | move_instructions.stdout.exp-BE | 2 dmtc1, mov.d, dmfc1 :: mem: 0x0 out: 0x0 4 dmtc1, mov.d, dmfc1 :: mem: 0x12bd6aa out: 0x12bd6aa 6 dmtc1, mov.d, dmfc1 :: mem: 0x0 out: 0x0 8 dmtc1, mov.d, dmfc1 :: mem: 0x7e876382d2ab13 out: 0x7e876382d2ab13 10 dmtc1, mov.d, dmfc1 :: mem: 0x9823b6e out: 0x9823b6e 12 dmtc1, mov.d, dmfc1 :: mem: 0x976d6e9ac31510f3 out: 0x976d6e9ac31510f3 14 dmtc1, mov.d, dmfc1 :: mem: 0xd4326d9 out: 0xd4326d9 16 dmtc1, mov.d, dmfc1 :: mem: 0xb7746d775ad6a5fb out: 0xb7746d775ad6a5fb 18 dmtc1, mov.d, dmfc1 :: mem: 0x130476dc out: 0x130476dc 20 dmtc1, mov.d, dmfc1 :: mem: 0x42b0c0a28677b502 out: 0x42b0c0a28677b502 [all …]
|
/external/llvm/test/CodeGen/Mips/cconv/ |
D | return-hard-fp128.ll | 24 ; N32-DAG: dmtc1 [[R2]], $f0 25 ; N32-DAG: dmtc1 [[R4]], $f2 30 ; N64-DAG: dmtc1 [[R3]], $f0 31 ; N64-DAG: dmtc1 [[R4]], $f2
|
D | return-hard-struct-f128.ll | 27 ; N32-DAG: dmtc1 [[R2]], $f0 30 ; N32-DAG: dmtc1 [[R4]], $f1 34 ; N64-DAG: dmtc1 [[R2]], $f0 36 ; N64-DAG: dmtc1 [[R4]], $f1
|
/external/llvm/test/CodeGen/Mips/ |
D | int-to-float-conversion.ll | 32 ; 64: dmtc1 ${{[0-9]+}}, $f[[R0:[0-9]+]] 42 ; 64: dmtc1 ${{[0-9]+}}, $f[[R0:[0-9]+]]
|
D | fcopysign-f32-f64.ll | 43 ; 64: dmtc1 $[[OR]], $f0 47 ; 64R2: dmtc1 $[[INS]], $f0
|
D | fcopysign.ll | 28 ; 64: dmtc1 $[[OR]], $f0 32 ; 64R2: dmtc1 $[[INS]], $f0
|
D | fpxx.ll | 43 ; floats/doubles are not passed in integer registers for n64, so dmtc1 is not used. 140 ; 4-NOFPXX: dmtc1 $zero, $f0 142 ; 64-NOFPXX: dmtc1 $zero, $f0 178 ; floats/doubles are not passed in integer registers for n64, so dmtc1 is not used. 181 ; floats/doubles are not passed in integer registers for n64, so dmtc1 is not used.
|
D | mips64fpimm0.ll | 6 ; CHECK: dmtc1 $zero
|
D | fmadd1.ll | 219 ; 64R6-DAG: dmtc1 $zero, $[[T2:f[0-9]+]] 260 ; 64R6-DAG: dmtc1 $zero, $[[T2:f[0-9]+]] 308 ; 64R6-DAG: dmtc1 $zero, $[[T2:f[0-9]+]] 356 ; 64R6-DAG: dmtc1 $zero, $[[T2:f[0-9]+]]
|
D | analyzebranch.ll | 18 ; 64-GPR: dmtc1 $zero, $[[Z:f[0-9]]]
|
/external/llvm/test/CodeGen/Mips/llvm-ir/ |
D | ret.ll | 159 ; DMTC-DAG: dmtc1 $zero, $f0 190 ; DMTC-DAG: dmtc1 $zero, $f0
|
/external/llvm/test/MC/Mips/mips2/ |
D | invalid-mips3.s | 23 …dmtc1 $s0,$f14 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fea…
|
D | invalid-mips5.s | 23 …dmtc1 $s0,$f14 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
|
D | invalid-mips4.s | 23 …dmtc1 $s0,$f14 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
|
/external/llvm/test/MC/Disassembler/Mips/mips64/ |
D | valid-mips64-el.txt | 88 0x00 0x70 0xb0 0x44 # CHECK: dmtc1 $16, $f14 228 0x00 0x28 0xb7 0x44 # CHECK: dmtc1 $23, $f5
|
/external/llvm/test/MC/Disassembler/Mips/mips64r2/ |
D | valid-mips64r2-el.txt | 94 0x00 0x70 0xb0 0x44 # CHECK: dmtc1 $16, $f14 249 0x00 0x28 0xb7 0x44 # CHECK: dmtc1 $23, $f5
|
/external/llvm/test/MC/Mips/mips1/ |
D | invalid-mips3.s | 27 …dmtc1 $s0,$f14 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
|
D | invalid-mips4.s | 25 …dmtc1 $s0,$f14 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
|
D | invalid-mips5.s | 25 …dmtc1 $s0,$f14 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
|
/external/llvm/test/MC/Mips/mips3/ |
D | valid.s | 77 dmtc1 $s0,$f14
|
/external/llvm/test/MC/Mips/mips5/ |
D | valid.s | 81 dmtc1 $s0,$f14
|
/external/llvm/test/MC/Mips/mips64/ |
D | valid.s | 88 dmtc1 $s0,$f14
|
/external/llvm/test/MC/Mips/mips4/ |
D | valid.s | 81 dmtc1 $s0,$f14
|
/external/v8/src/compiler/mips64/ |
D | code-generator-mips64.cc | 1070 __ dmtc1(i.InputRegister(0), scratch); in AssembleArchInstruction() local 1076 __ dmtc1(i.InputRegister(0), scratch); in AssembleArchInstruction() local 1223 __ dmtc1(i.InputRegister(0), i.OutputDoubleRegister()); in AssembleArchInstruction() local
|