Searched refs:fminv (Results 1 – 15 of 15) sorted by relevance
/external/llvm/test/CodeGen/AArch64/ |
D | arm64-fminv.ll | 6 %min = call float @llvm.aarch64.neon.fminv.f32.v2f32(<2 x float> %in) 12 ; CHECK: fminv s0, v0.4s 13 %min = call float @llvm.aarch64.neon.fminv.f32.v4f32(<4 x float> %in) 20 %min = call double @llvm.aarch64.neon.fminv.f64.v2f64(<2 x double> %in) 24 declare float @llvm.aarch64.neon.fminv.f32.v2f32(<2 x float>) 25 declare float @llvm.aarch64.neon.fminv.f32.v4f32(<4 x float>) 26 declare double @llvm.aarch64.neon.fminv.f64.v2f64(<2 x double>)
|
D | arm64-neon-across.ll | 7 declare float @llvm.aarch64.neon.fminv.f32.v4f32(<4 x float>) 439 ; CHECK: fminv s{{[0-9]+}}, {{v[0-9]+}}.4s 441 %0 = call float @llvm.aarch64.neon.fminv.f32.v4f32(<4 x float> %a)
|
/external/llvm/test/MC/AArch64/ |
D | neon-across.s | 96 fminv h0, v1.4h 100 fminv h0, v1.8h 104 fminv s0, v1.4s
|
D | fullfp16-neon-neg.s | 78 fminv h0, v1.8h
|
D | neon-diagnostics.s | 3820 fminv b0, v1.16b 3838 fminv h0, v1.8h 3856 fminv d0, v1.2d define
|
/external/vixl/src/vixl/a64/ |
D | simulator-a64.h | 2383 LogicVRegister fminv(VectorFormat vform,
|
D | macro-assembler-a64.h | 2275 V(fminv, Fminv) \
|
D | assembler-a64.h | 3031 void fminv(const VRegister& vd,
|
D | simulator-a64.cc | 2769 case NEON_FMINV: fminv(vf, rd, rn); break; in VisitNEONAcrossLanes()
|
D | logic-a64.cc | 4255 LogicVRegister Simulator::fminv(VectorFormat vform, in fminv() function in vixl::Simulator
|
D | assembler-a64.cc | 4064 V(fminv, NEON_FMINV, vd.Is1S()) \
|
/external/vixl/test/ |
D | test-simulator-a64.cc | 4048 DEFINE_TEST_NEON_ACROSS_FP(fminv, Basic)
|
/external/vixl/doc/ |
D | supported-instructions.md | 2211 void fminv(const VRegister& vd,
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64InstrInfo.td | 4026 defm FMINV : SIMDFPAcrossLanes<0b01111, 1, "fminv", int_aarch64_neon_fminv>;
|
/external/valgrind/none/tests/arm64/ |
D | fp_and_simd.stdout.exp | 26538 fminv s2, v23.4s 3ddddea900fd57f6343bd5c5f30359a4 4c029eff6baf4b8b1df6db1b0bfc9b1e 000000000000…
|