Home
last modified time | relevance | path

Searched refs:saddw (Results 1 – 20 of 20) sorted by relevance

/external/libavc/common/armv8/
Dih264_weighted_pred_av8.s153 saddw v4.8h, v4.8h , v3.8b //adding offset for rows 1,2
154 saddw v6.8h, v6.8h , v3.8b //adding offset for rows 3,4
187 saddw v4.8h, v4.8h , v3.8b //adding offset for row 1
189 saddw v6.8h, v6.8h , v3.8b //adding offset for row 2
191 saddw v8.8h, v8.8h , v3.8b //adding offset for row 3
193 saddw v10.8h, v10.8h , v3.8b //adding offset for row 4
233 saddw v12.8h, v12.8h , v3.8b //adding offset for row 1L
235 saddw v14.8h, v14.8h , v3.8b //adding offset for row 1H
238 saddw v16.8h, v16.8h , v3.8b //adding offset for row 2L
241 saddw v18.8h, v18.8h , v3.8b //adding offset for row 2H
[all …]
Dih264_weighted_bi_pred_av8.s183 saddw v4.8h, v4.8h , v3.8b //adding offset for rows 1,2
184 saddw v8.8h, v8.8h , v3.8b //adding offset for rows 3,4
223 saddw v4.8h, v4.8h , v3.8b //adding offset for row 1
225 saddw v8.8h, v8.8h , v3.8b //adding offset for row 2
226 saddw v12.8h, v12.8h , v3.8b //adding offset for row 3
228 saddw v16.8h, v16.8h , v3.8b //adding offset for row 4
285 saddw v20.8h, v20.8h , v3.8b //adding offset for row 1L
287 saddw v4.8h, v4.8h , v3.8b //adding offset for row 1H
289 saddw v24.8h, v24.8h , v3.8b //adding offset for row 2L
291 saddw v8.8h, v8.8h , v3.8b //adding offset for row 2H
[all …]
Dih264_iquant_itrans_recon_av8.s671 saddw v24.4s, v24.4s, v9.4h
674 saddw v26.4s, v26.4s, v13.4h
684 saddw v24.4s, v24.4s, v16.4h
687 saddw v26.4s, v26.4s, v19.4h
/external/llvm/test/MC/AArch64/
Dneon-3vdiff.s301 saddw v0.8h, v1.8h, v2.8b
302 saddw v0.4s, v1.4s, v2.4h
303 saddw v0.2d, v1.2d, v2.2s
Dneon-diagnostics.s2647 saddw v0.8h, v1.8h, v2.8h
2648 saddw v0.4s, v1.4s, v2.4s
2649 saddw v0.2d, v1.2d, v2.2d
/external/libhevc/common/arm64/
Dihevc_deblk_luma_horz.s505 saddw v4.8h, v6.8h , v7.8b
530 saddw v14.8h, v14.8h , v7.8b
537 saddw v16.8h, v16.8h , v14.8b
569 saddw v16.8h, v16.8h , v14.8b
Dihevc_deblk_luma_vert.s530 saddw v16.8h, v16.8h , v20.8b
/external/llvm/test/CodeGen/AArch64/
Darm64-vadd.ll360 ;CHECK: saddw.8h
370 ;CHECK: saddw.4s
380 ;CHECK: saddw.2d
Darm64-neon-3vdiff.ll187 ; CHECK: saddw {{v[0-9]+}}.8h, {{v[0-9]+}}.8h, {{v[0-9]+}}.8b
196 ; CHECK: saddw {{v[0-9]+}}.4s, {{v[0-9]+}}.4s, {{v[0-9]+}}.4h
205 ; CHECK: saddw {{v[0-9]+}}.2d, {{v[0-9]+}}.2d, {{v[0-9]+}}.2s
/external/llvm/test/MC/Disassembler/AArch64/
Dneon-instructions.txt1370 # CHECK: saddw v0.8h, v1.8h, v2.8b
1371 # CHECK: saddw v0.4s, v1.4s, v2.4h
1372 # CHECK: saddw v0.2d, v1.2d, v2.2s
/external/vixl/src/vixl/a64/
Dsimulator-a64.h1856 LogicVRegister saddw(VectorFormat vform,
Dmacro-assembler-a64.h2163 V(saddw, Saddw) \
Dassembler-a64.h3149 void saddw(const VRegister& vd,
Dsimulator-a64.cc2737 case NEON_SADDW: saddw(vf_l, rd, rn, rm); break; in VisitNEON3Different()
Dlogic-a64.cc2855 LogicVRegister Simulator::saddw(VectorFormat vform, in saddw() function in vixl::Simulator
Dassembler-a64.cc2478 void Assembler::saddw(const VRegister& vd, in saddw() function in vixl::Assembler
/external/vixl/test/
Dtest-simulator-a64.cc3826 DEFINE_TEST_NEON_3DIFF_WIDE(saddw, Basic)
/external/vixl/doc/
Dsupported-instructions.md3042 void saddw(const VRegister& vd,
/external/valgrind/none/tests/arm64/
Dfp_and_simd.stdout.exp27423 saddw v5.8h, v13.8h, v31.8b 150441fc290cecd7a0d44738f93a19fe c0ffdfe5519ab73c571f8ec9e0287451 …
27425 saddw v5.4s, v13.4s, v31.4h c1ca0c654122f2928433d66203fc0810 61228e21dffadc7e6f2c05343a0fc203 …
27427 saddw v5.2d, v13.2d, v31.2s 5da7550bfd8e4e31b1d6dc76db03f55b 0c30c09574495bcc9f43c7baa0fe6563 …
/external/llvm/lib/Target/AArch64/
DAArch64InstrInfo.td3435 defm SADDW : SIMDWideThreeVectorBHS< 0, 0b0001, "saddw",