|
Name |
|
Date |
Size |
#Lines |
LOC |
| .. | | - | - |
| AsmParser/ | | 22-Nov-2023 | - | 974 | 769 |
| Disassembler/ | | 22-Nov-2023 | - | 425 | 337 |
| InstPrinter/ | | 22-Nov-2023 | - | 344 | 254 |
| MCTargetDesc/ | | 22-Nov-2023 | - | 1,016 | 701 |
| TargetInfo/ | | 22-Nov-2023 | - | 65 | 37 |
| CMakeLists.txt | D | 22-Nov-2023 | 1.2 KiB | 40 | 36 |
| LLVMBuild.txt | D | 22-Nov-2023 | 1 KiB | 36 | 32 |
| Makefile | D | 22-Nov-2023 | 836 | 29 | 14 |
| README.txt | D | 22-Nov-2023 | 4.1 KiB | 169 | 113 |
| SystemZ.h | D | 22-Nov-2023 | 5.1 KiB | 144 | 82 |
| SystemZ.td | D | 22-Nov-2023 | 2.2 KiB | 64 | 48 |
| SystemZAsmPrinter.cpp | D | 22-Nov-2023 | 10.8 KiB | 328 | 257 |
| SystemZAsmPrinter.h | D | 22-Nov-2023 | 1.5 KiB | 45 | 29 |
| SystemZCallingConv.cpp | D | 22-Nov-2023 | 680 | 22 | 9 |
| SystemZCallingConv.h | D | 22-Nov-2023 | 2.9 KiB | 85 | 50 |
| SystemZCallingConv.td | D | 22-Nov-2023 | 4.9 KiB | 108 | 89 |
| SystemZConstantPoolValue.cpp | D | 22-Nov-2023 | 1.7 KiB | 53 | 37 |
| SystemZConstantPoolValue.h | D | 22-Nov-2023 | 1.7 KiB | 59 | 32 |
| SystemZElimCompare.cpp | D | 22-Nov-2023 | 15.8 KiB | 480 | 341 |
| SystemZFrameLowering.cpp | D | 22-Nov-2023 | 19.1 KiB | 530 | 370 |
| SystemZFrameLowering.h | D | 22-Nov-2023 | 2.7 KiB | 66 | 44 |
| SystemZISelDAGToDAG.cpp | D | 22-Nov-2023 | 45.5 KiB | 1,312 | 917 |
| SystemZISelLowering.cpp | D | 22-Nov-2023 | 231.2 KiB | 5,930 | 4,350 |
| SystemZISelLowering.h | D | 22-Nov-2023 | 21.3 KiB | 555 | 304 |
| SystemZInstrBuilder.h | D | 22-Nov-2023 | 1.6 KiB | 47 | 26 |
| SystemZInstrFP.td | D | 22-Nov-2023 | 19.3 KiB | 453 | 373 |
| SystemZInstrFormats.td | D | 22-Nov-2023 | 86 KiB | 2,459 | 2,172 |
| SystemZInstrInfo.cpp | D | 22-Nov-2023 | 45.5 KiB | 1,295 | 974 |
| SystemZInstrInfo.h | D | 22-Nov-2023 | 10.1 KiB | 247 | 153 |
| SystemZInstrInfo.td | D | 22-Nov-2023 | 67.9 KiB | 1,530 | 1,332 |
| SystemZInstrVector.td | D | 22-Nov-2023 | 51.4 KiB | 1,098 | 923 |
| SystemZLDCleanup.cpp | D | 22-Nov-2023 | 4.8 KiB | 144 | 87 |
| SystemZLongBranch.cpp | D | 22-Nov-2023 | 15.7 KiB | 461 | 294 |
| SystemZMCInstLower.cpp | D | 22-Nov-2023 | 3.1 KiB | 104 | 78 |
| SystemZMCInstLower.h | D | 22-Nov-2023 | 1.2 KiB | 45 | 24 |
| SystemZMachineFunctionInfo.cpp | D | 22-Nov-2023 | 480 | 18 | 3 |
| SystemZMachineFunctionInfo.h | D | 22-Nov-2023 | 2.8 KiB | 75 | 38 |
| SystemZOperands.td | D | 22-Nov-2023 | 21.3 KiB | 569 | 480 |
| SystemZOperators.td | D | 22-Nov-2023 | 34.7 KiB | 664 | 612 |
| SystemZPatterns.td | D | 22-Nov-2023 | 8.1 KiB | 170 | 153 |
| SystemZProcessors.td | D | 22-Nov-2023 | 3.5 KiB | 97 | 82 |
| SystemZRegisterInfo.cpp | D | 22-Nov-2023 | 5.1 KiB | 141 | 100 |
| SystemZRegisterInfo.h | D | 22-Nov-2023 | 1.9 KiB | 59 | 38 |
| SystemZRegisterInfo.td | D | 22-Nov-2023 | 10.7 KiB | 287 | 243 |
| SystemZSelectionDAGInfo.cpp | D | 22-Nov-2023 | 13.3 KiB | 286 | 202 |
| SystemZSelectionDAGInfo.h | D | 22-Nov-2023 | 3.1 KiB | 77 | 49 |
| SystemZShortenInst.cpp | D | 22-Nov-2023 | 8.5 KiB | 278 | 197 |
| SystemZSubtarget.cpp | D | 22-Nov-2023 | 2.6 KiB | 73 | 42 |
| SystemZSubtarget.h | D | 22-Nov-2023 | 4.2 KiB | 127 | 75 |
| SystemZTargetMachine.cpp | D | 22-Nov-2023 | 6.5 KiB | 188 | 102 |
| SystemZTargetMachine.h | D | 22-Nov-2023 | 1.7 KiB | 54 | 28 |
| SystemZTargetTransformInfo.cpp | D | 22-Nov-2023 | 8.3 KiB | 259 | 185 |
| SystemZTargetTransformInfo.h | D | 22-Nov-2023 | 2 KiB | 67 | 33 |
README.txt
1//===---------------------------------------------------------------------===//
2// Random notes about and ideas for the SystemZ backend.
3//===---------------------------------------------------------------------===//
4
5The initial backend is deliberately restricted to z10. We should add support
6for later architectures at some point.
7
8--
9
10SystemZDAGToDAGISel::SelectInlineAsmMemoryOperand() is passed "m" for all
11inline asm memory constraints; it doesn't get to see the original constraint.
12This means that it must conservatively treat all inline asm constraints
13as the most restricted type, "R".
14
15--
16
17If an inline asm ties an i32 "r" result to an i64 input, the input
18will be treated as an i32, leaving the upper bits uninitialised.
19For example:
20
21define void @f4(i32 *%dst) {
22 %val = call i32 asm "blah $0", "=r,0" (i64 103)
23 store i32 %val, i32 *%dst
24 ret void
25}
26
27from CodeGen/SystemZ/asm-09.ll will use LHI rather than LGHI.
28to load 103. This seems to be a general target-independent problem.
29
30--
31
32The tuning of the choice between LOAD ADDRESS (LA) and addition in
33SystemZISelDAGToDAG.cpp is suspect. It should be tweaked based on
34performance measurements.
35
36--
37
38There is no scheduling support.
39
40--
41
42We don't use the BRANCH ON INDEX instructions.
43
44--
45
46We might want to use BRANCH ON CONDITION for conditional indirect calls
47and conditional returns.
48
49--
50
51We don't use the TEST DATA CLASS instructions.
52
53--
54
55We only use MVC, XC and CLC for constant-length block operations.
56We could extend them to variable-length operations too,
57using EXECUTE RELATIVE LONG.
58
59MVCIN, MVCLE and CLCLE may be worthwhile too.
60
61--
62
63We don't use CUSE or the TRANSLATE family of instructions for string
64operations. The TRANSLATE ones are probably more difficult to exploit.
65
66--
67
68We don't take full advantage of builtins like fabsl because the calling
69conventions require f128s to be returned by invisible reference.
70
71--
72
73ADD LOGICAL WITH SIGNED IMMEDIATE could be useful when we need to
74produce a carry. SUBTRACT LOGICAL IMMEDIATE could be useful when we
75need to produce a borrow. (Note that there are no memory forms of
76ADD LOGICAL WITH CARRY and SUBTRACT LOGICAL WITH BORROW, so the high
77part of 128-bit memory operations would probably need to be done
78via a register.)
79
80--
81
82We don't use the halfword forms of LOAD REVERSED and STORE REVERSED
83(LRVH and STRVH).
84
85--
86
87We don't use ICM or STCM.
88
89--
90
91DAGCombiner doesn't yet fold truncations of extended loads. Functions like:
92
93 unsigned long f (unsigned long x, unsigned short *y)
94 {
95 return (x << 32) | *y;
96 }
97
98therefore end up as:
99
100 sllg %r2, %r2, 32
101 llgh %r0, 0(%r3)
102 lr %r2, %r0
103 br %r14
104
105but truncating the load would give:
106
107 sllg %r2, %r2, 32
108 lh %r2, 0(%r3)
109 br %r14
110
111--
112
113Functions like:
114
115define i64 @f1(i64 %a) {
116 %and = and i64 %a, 1
117 ret i64 %and
118}
119
120ought to be implemented as:
121
122 lhi %r0, 1
123 ngr %r2, %r0
124 br %r14
125
126but two-address optimisations reverse the order of the AND and force:
127
128 lhi %r0, 1
129 ngr %r0, %r2
130 lgr %r2, %r0
131 br %r14
132
133CodeGen/SystemZ/and-04.ll has several examples of this.
134
135--
136
137Out-of-range displacements are usually handled by loading the full
138address into a register. In many cases it would be better to create
139an anchor point instead. E.g. for:
140
141define void @f4a(i128 *%aptr, i64 %base) {
142 %addr = add i64 %base, 524288
143 %bptr = inttoptr i64 %addr to i128 *
144 %a = load volatile i128 *%aptr
145 %b = load i128 *%bptr
146 %add = add i128 %a, %b
147 store i128 %add, i128 *%aptr
148 ret void
149}
150
151(from CodeGen/SystemZ/int-add-08.ll) we load %base+524288 and %base+524296
152into separate registers, rather than using %base+524288 as a base for both.
153
154--
155
156Dynamic stack allocations round the size to 8 bytes and then allocate
157that rounded amount. It would be simpler to subtract the unrounded
158size from the copy of the stack pointer and then align the result.
159See CodeGen/SystemZ/alloca-01.ll for an example.
160
161--
162
163If needed, we can support 16-byte atomics using LPQ, STPQ and CSDG.
164
165--
166
167We might want to model all access registers and use them to spill
16832-bit values.
169