Searched refs:R_PCH_SMI_STS (Results 1 – 5 of 5) sorted by relevance
133 IoWrite16 (PchPmioBase + R_PCH_SMI_STS, in ResetShutdown()134 (UINT16)(IoRead16 (PchPmioBase + R_PCH_SMI_STS) | B_PCH_SMI_STS_ON_SLP_EN)); in ResetShutdown()153 IoWrite16 ((UINTN) (PchPmioBase + R_PCH_SMI_STS), Data16); in ResetShutdown()
207 SmiSts = IoRead32 (ACPI_BASE_ADDRESS + R_PCH_SMI_STS); in ClearSmiAndWake()264 IoWrite32 (ACPI_BASE_ADDRESS + R_PCH_SMI_STS, SmiSts); in ClearSmiAndWake()
558 IoWrite16 (mAcpiBaseAddr + R_PCH_SMI_STS,559 (UINT16)(IoRead16 (mAcpiBaseAddr + R_PCH_SMI_STS) | B_PCH_SMI_STS_ON_SLP_EN));
680 RegData32 = IoRead32(AcpiBase + R_PCH_SMI_STS); in EnableAcpiCallback()682 IoWrite32(AcpiBase + R_PCH_SMI_STS, RegData32); in EnableAcpiCallback()
580 #define R_PCH_SMI_STS 0x34 // SMI Status Register macro