Home
last modified time | relevance | path

Searched refs:__O (Results 1 – 7 of 7) sorted by relevance

/device/google/contexthub/firmware/os/cpu/cortexm4/inc/cpu/cmsis/
Dcore_cm7.h263 #define __O volatile /*!< Defines 'write only' permissions */ macro
392__O uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Regist…
438__O uint32_t STIR; /*!< Offset: 0x200 ( /W) Software Triggered Interrupt Regi…
444__O uint32_t ICIALLU; /*!< Offset: 0x250 ( /W) I-Cache Invalidate All to PoU …
446__O uint32_t ICIMVAU; /*!< Offset: 0x258 ( /W) I-Cache Invalidate by MVA to PoU …
447__O uint32_t DCIMVAU; /*!< Offset: 0x25C ( /W) D-Cache Invalidate by MVA to PoC …
448__O uint32_t DCISW; /*!< Offset: 0x260 ( /W) D-Cache Invalidate by Set-way …
449__O uint32_t DCCMVAU; /*!< Offset: 0x264 ( /W) D-Cache Clean by MVA to PoU …
450__O uint32_t DCCMVAC; /*!< Offset: 0x268 ( /W) D-Cache Clean by MVA to PoC …
451__O uint32_t DCCSW; /*!< Offset: 0x26C ( /W) D-Cache Clean by Set-way …
[all …]
Dcore_cm3.h202 #define __O volatile /*!< Defines 'write only' permissions */ macro
330__O uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Regist…
662 __O union
664__O uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit …
665__O uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit …
666__O uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit …
675__O uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register …
679__O uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register …
1155__O uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Regi…
Dcore_sc300.h202 #define __O volatile /*!< Defines 'write only' permissions */ macro
330__O uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Regist…
642 __O union
644__O uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit …
645__O uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit …
646__O uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit …
655__O uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register …
659__O uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register …
1135__O uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Regi…
Dcore_cm4.h248 #define __O volatile /*!< Defines 'write only' permissions */ macro
377__O uint32_t STIR; /*!< Offset: 0xE00 ( /W) Software Trigger Interrupt Regist…
702 __O union
704__O uint8_t u8; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 8-bit …
705__O uint16_t u16; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 16-bit …
706__O uint32_t u32; /*!< Offset: 0x000 ( /W) ITM Stimulus Port 32-bit …
715__O uint32_t IWR; /*!< Offset: 0xEF8 ( /W) ITM Integration Write Register …
719__O uint32_t LAR; /*!< Offset: 0xFB0 ( /W) ITM Lock Access Register …
1301__O uint32_t DCRSR; /*!< Offset: 0x004 ( /W) Debug Core Register Selector Regi…
Dcore_cm0.h197 #define __O volatile /*!< Defines 'write only' permissions */ macro
Dcore_cm0plus.h207 #define __O volatile /*!< Defines 'write only' permissions */ macro
Dcore_sc000.h202 #define __O volatile /*!< Defines 'write only' permissions */ macro