Home
last modified time | relevance | path

Searched refs:InstrStage (Results 1 – 25 of 52) sorted by relevance

123

/external/swiftshader/third_party/LLVM/lib/Target/ARM/
DARMScheduleA9.td42 InstrItinData<IIC_iMOVi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
43 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1]>,
44 InstrItinData<IIC_iMOVr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
45 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
46 InstrItinData<IIC_iMOVsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
47 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
48 InstrItinData<IIC_iMOVsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
49 InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1, 1]>,
50 InstrItinData<IIC_iMOVix2 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
51 InstrStage<1, [A9_ALU0, A9_ALU1]>,
[all …]
DARMScheduleA8.td31 InstrItinData<IIC_iALUx , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>]>,
34 InstrItinData<IIC_iALUi ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2]>,
35 InstrItinData<IIC_iALUr ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 2]>,
36 InstrItinData<IIC_iALUsi,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1]>,
37 InstrItinData<IIC_iALUsir,[InstrStage<1,[A8_Pipe0, A8_Pipe1]>], [2, 1, 2]>,
38 InstrItinData<IIC_iALUsr,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1, 1]>,
41 InstrItinData<IIC_iBITi ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2]>,
42 InstrItinData<IIC_iBITr ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 2]>,
43 InstrItinData<IIC_iBITsi,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1]>,
44 InstrItinData<IIC_iBITsr,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1, 1]>,
[all …]
DARMScheduleV6.td25 InstrItinData<IIC_iALUx , [InstrStage<1, [V6_Pipe]>]>,
28 InstrItinData<IIC_iALUi , [InstrStage<1, [V6_Pipe]>], [2, 2]>,
29 InstrItinData<IIC_iALUr , [InstrStage<1, [V6_Pipe]>], [2, 2, 2]>,
30 InstrItinData<IIC_iALUsi , [InstrStage<1, [V6_Pipe]>], [2, 2, 1]>,
31 InstrItinData<IIC_iALUsr , [InstrStage<2, [V6_Pipe]>], [3, 3, 2, 1]>,
34 InstrItinData<IIC_iBITi , [InstrStage<1, [V6_Pipe]>], [2, 2]>,
35 InstrItinData<IIC_iBITr , [InstrStage<1, [V6_Pipe]>], [2, 2, 2]>,
36 InstrItinData<IIC_iBITsi , [InstrStage<1, [V6_Pipe]>], [2, 2, 1]>,
37 InstrItinData<IIC_iBITsr , [InstrStage<2, [V6_Pipe]>], [3, 3, 2, 1]>,
40 InstrItinData<IIC_iUNAr , [InstrStage<1, [V6_Pipe]>], [2, 2]>,
[all …]
/external/llvm/lib/Target/PowerPC/
DPPCSchedule440.td108 InstrItinData<IIC_IntSimple, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
109 InstrStage<1, [P440_IRACC, P440_LRACC]>,
110 InstrStage<1, [P440_IEXE1, P440_JEXE1]>,
111 InstrStage<1, [P440_IEXE2, P440_JEXE2]>,
112 InstrStage<1, [P440_IWB, P440_JWB]>],
116 InstrItinData<IIC_IntGeneral, [InstrStage<1, [P440_DISS1, P440_DISS2]>,
117 InstrStage<1, [P440_IRACC, P440_LRACC]>,
118 InstrStage<1, [P440_IEXE1, P440_JEXE1]>,
119 InstrStage<1, [P440_IEXE2, P440_JEXE2]>,
120 InstrStage<1, [P440_IWB, P440_JWB]>],
[all …]
DPPCScheduleP7.td83 InstrItinData<IIC_IntSimple , [InstrStage<1, [P7_DU1, P7_DU2,
85 InstrStage<1, [P7_FX1, P7_FX2,
88 InstrItinData<IIC_IntGeneral , [InstrStage<1, [P7_DU1, P7_DU2,
90 InstrStage<1, [P7_FX1, P7_FX2]>],
92 InstrItinData<IIC_IntISEL, [InstrStage<1, [P7_DU1], 0>,
93 InstrStage<1, [P7_FX1, P7_FX2], 0>,
94 InstrStage<1, [P7_BRU]>],
96 InstrItinData<IIC_IntCompare , [InstrStage<1, [P7_DU1, P7_DU2,
98 InstrStage<1, [P7_FX1, P7_FX2]>],
101 InstrItinData<IIC_IntDivW , [InstrStage<1, [P7_DU1], 0>,
[all …]
DPPCScheduleP8.td58 InstrItinData<IIC_IntSimple , [InstrStage<1, [P8_DU1, P8_DU2, P8_DU3,
60 InstrStage<1, [P8_FXU1, P8_FXU2,
64 InstrItinData<IIC_IntGeneral , [InstrStage<1, [P8_DU1, P8_DU2, P8_DU3,
66 InstrStage<1, [P8_FXU1, P8_FXU2, P8_LU1,
69 InstrItinData<IIC_IntISEL, [InstrStage<1, [P8_DU1], 0>,
70 InstrStage<1, [P8_FXU1, P8_FXU2], 0>,
71 InstrStage<1, [P8_BRU]>],
73 InstrItinData<IIC_IntCompare , [InstrStage<1, [P8_DU1, P8_DU2, P8_DU3,
75 InstrStage<1, [P8_FXU1, P8_FXU2]>],
77 InstrItinData<IIC_IntDivW , [InstrStage<1, [P8_DU1, P8_DU2, P8_DU3,
[all …]
DPPCScheduleE5500.td51 InstrItinData<IIC_IntSimple, [InstrStage<1, [E5500_DIS0, E5500_DIS1], 0>,
52 InstrStage<1, [E5500_SFX0, E5500_SFX1]>],
56 InstrItinData<IIC_IntGeneral, [InstrStage<1, [E5500_DIS0, E5500_DIS1], 0>,
57 InstrStage<1, [E5500_SFX0, E5500_SFX1]>],
61 InstrItinData<IIC_IntISEL, [InstrStage<1, [E5500_DIS0, E5500_DIS1], 0>,
62 InstrStage<1, [E5500_SFX0, E5500_SFX1]>],
67 InstrItinData<IIC_IntCompare, [InstrStage<1, [E5500_DIS0, E5500_DIS1], 0>,
68 InstrStage<1, [E5500_SFX0, E5500_SFX1]>],
72 InstrItinData<IIC_IntDivD, [InstrStage<1, [E5500_DIS0, E5500_DIS1], 0>,
73 InstrStage<1, [E5500_CFX_0], 0>,
[all …]
DPPCScheduleG5.td29 InstrItinData<IIC_IntSimple , [InstrStage<2, [G5_IU1, G5_IU2]>]>,
30 InstrItinData<IIC_IntGeneral , [InstrStage<2, [G5_IU1, G5_IU2]>]>,
31 InstrItinData<IIC_IntCompare , [InstrStage<3, [G5_IU1, G5_IU2]>]>,
32 InstrItinData<IIC_IntDivD , [InstrStage<68, [G5_IU1]>]>,
33 InstrItinData<IIC_IntDivW , [InstrStage<36, [G5_IU1]>]>,
34 InstrItinData<IIC_IntMFFS , [InstrStage<6, [G5_IU2]>]>,
35 InstrItinData<IIC_IntMFVSCR , [InstrStage<1, [G5_VFPU]>]>,
36 InstrItinData<IIC_IntMTFSB0 , [InstrStage<6, [G5_FPU1, G5_FPU2]>]>,
37 InstrItinData<IIC_IntMulHD , [InstrStage<7, [G5_IU1, G5_IU2]>]>,
38 InstrItinData<IIC_IntMulHW , [InstrStage<5, [G5_IU1, G5_IU2]>]>,
[all …]
DPPCScheduleE500mc.td47 InstrItinData<IIC_IntSimple, [InstrStage<1, [E500_DIS0, E500_DIS1], 0>,
48 InstrStage<1, [E500_SFX0, E500_SFX1]>],
52 InstrItinData<IIC_IntGeneral, [InstrStage<1, [E500_DIS0, E500_DIS1], 0>,
53 InstrStage<1, [E500_SFX0, E500_SFX1]>],
57 InstrItinData<IIC_IntISEL, [InstrStage<1, [E500_DIS0, E500_DIS1], 0>,
58 InstrStage<1, [E500_SFX0, E500_SFX1]>],
63 InstrItinData<IIC_IntCompare, [InstrStage<1, [E500_DIS0, E500_DIS1], 0>,
64 InstrStage<1, [E500_SFX0, E500_SFX1]>],
68 InstrItinData<IIC_IntDivW, [InstrStage<1, [E500_DIS0, E500_DIS1], 0>,
69 InstrStage<1, [E500_CFX_0], 0>,
[all …]
DPPCScheduleG4.td28 InstrItinData<IIC_IntSimple , [InstrStage<1, [G4_IU1, G4_IU2]>]>,
29 InstrItinData<IIC_IntGeneral , [InstrStage<1, [G4_IU1, G4_IU2]>]>,
30 InstrItinData<IIC_IntCompare , [InstrStage<1, [G4_IU1, G4_IU2]>]>,
31 InstrItinData<IIC_IntDivW , [InstrStage<19, [G4_IU1]>]>,
32 InstrItinData<IIC_IntMFFS , [InstrStage<3, [G4_FPU1]>]>,
33 InstrItinData<IIC_IntMFVSCR , [InstrStage<1, [G4_VIU1]>]>,
34 InstrItinData<IIC_IntMTFSB0 , [InstrStage<3, [G4_FPU1]>]>,
35 InstrItinData<IIC_IntMulHW , [InstrStage<5, [G4_IU1]>]>,
36 InstrItinData<IIC_IntMulHWU , [InstrStage<6, [G4_IU1]>]>,
37 InstrItinData<IIC_IntMulLI , [InstrStage<3, [G4_IU1]>]>,
[all …]
DPPCScheduleG4Plus.td30 InstrItinData<IIC_IntSimple , [InstrStage<1, [G4P_IU1, G4P_IU2,
32 InstrItinData<IIC_IntGeneral , [InstrStage<1, [G4P_IU1, G4P_IU2,
34 InstrItinData<IIC_IntCompare , [InstrStage<1, [G4P_IU1, G4P_IU2,
36 InstrItinData<IIC_IntDivW , [InstrStage<23, [G4P_IU2]>]>,
37 InstrItinData<IIC_IntMFFS , [InstrStage<5, [G4P_FPU1]>]>,
38 InstrItinData<IIC_IntMFVSCR , [InstrStage<2, [G4P_VFPU]>]>,
39 InstrItinData<IIC_IntMTFSB0 , [InstrStage<5, [G4P_FPU1]>]>,
40 InstrItinData<IIC_IntMulHW , [InstrStage<4, [G4P_IU2]>]>,
41 InstrItinData<IIC_IntMulHWU , [InstrStage<4, [G4P_IU2]>]>,
42 InstrItinData<IIC_IntMulLI , [InstrStage<3, [G4P_IU2]>]>,
[all …]
DPPCScheduleA2.td28 InstrItinData<IIC_IntSimple, [InstrStage<1, [A2_XU]>],
30 InstrItinData<IIC_IntGeneral, [InstrStage<1, [A2_XU]>],
32 InstrItinData<IIC_IntISEL, [InstrStage<1, [A2_XU]>],
34 InstrItinData<IIC_IntCompare, [InstrStage<1, [A2_XU]>],
36 InstrItinData<IIC_IntDivW, [InstrStage<1, [A2_XU]>],
38 InstrItinData<IIC_IntDivD, [InstrStage<1, [A2_XU]>],
40 InstrItinData<IIC_IntMulHW, [InstrStage<1, [A2_XU]>],
42 InstrItinData<IIC_IntMulHWU, [InstrStage<1, [A2_XU]>],
44 InstrItinData<IIC_IntMulLI, [InstrStage<1, [A2_XU]>],
46 InstrItinData<IIC_IntRotate, [InstrStage<1, [A2_XU]>],
[all …]
DPPCScheduleG3.td23 InstrItinData<IIC_IntSimple , [InstrStage<1, [G3_IU1, G3_IU2]>]>,
24 InstrItinData<IIC_IntGeneral , [InstrStage<1, [G3_IU1, G3_IU2]>]>,
25 InstrItinData<IIC_IntCompare , [InstrStage<1, [G3_IU1, G3_IU2]>]>,
26 InstrItinData<IIC_IntDivW , [InstrStage<19, [G3_IU1]>]>,
27 InstrItinData<IIC_IntMFFS , [InstrStage<1, [G3_FPU1]>]>,
28 InstrItinData<IIC_IntMTFSB0 , [InstrStage<3, [G3_FPU1]>]>,
29 InstrItinData<IIC_IntMulHW , [InstrStage<5, [G3_IU1]>]>,
30 InstrItinData<IIC_IntMulHWU , [InstrStage<6, [G3_IU1]>]>,
31 InstrItinData<IIC_IntMulLI , [InstrStage<3, [G3_IU1]>]>,
32 InstrItinData<IIC_IntRotate , [InstrStage<1, [G3_IU1, G3_IU2]>]>,
[all …]
/external/llvm/lib/Target/X86/
DX86ScheduleAtom.td29 // InstrItinData<class, [InstrStage<N, [P0]>] >,
31 // InstrItinData<class, [InstrStage<N, [P0, P1]>] >,
33 // InstrItinData<class, [InstrStage<N, [P0], 0>, InstrStage<N, [P1]>] >,
36 InstrItinData<IIC_ALU_MEM, [InstrStage<1, [Port0]>] >,
37 InstrItinData<IIC_ALU_NONMEM, [InstrStage<1, [Port0, Port1]>] >,
38 InstrItinData<IIC_LEA, [InstrStage<1, [Port1]>] >,
39 InstrItinData<IIC_LEA_16, [InstrStage<2, [Port0, Port1]>] >,
41 InstrItinData<IIC_MUL8, [InstrStage<7, [Port0, Port1]>] >,
42 InstrItinData<IIC_MUL16_MEM, [InstrStage<8, [Port0, Port1]>] >,
43 InstrItinData<IIC_MUL16_REG, [InstrStage<7, [Port0, Port1]>] >,
[all …]
/external/llvm/lib/Target/ARM/
DARMScheduleA8.td31 InstrItinData<IIC_iALUx , [InstrStage<1, [A8_Pipe0, A8_Pipe1]>]>,
34 InstrItinData<IIC_iALUi ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2]>,
35 InstrItinData<IIC_iALUr ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 2]>,
36 InstrItinData<IIC_iALUsi,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1]>,
37 InstrItinData<IIC_iALUsir,[InstrStage<1,[A8_Pipe0, A8_Pipe1]>], [2, 1, 2]>,
38 InstrItinData<IIC_iALUsr,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1, 1]>,
41 InstrItinData<IIC_iBITi ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2]>,
42 InstrItinData<IIC_iBITr ,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 2]>,
43 InstrItinData<IIC_iBITsi,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1]>,
44 InstrItinData<IIC_iBITsr,[InstrStage<1, [A8_Pipe0, A8_Pipe1]>], [2, 2, 1, 1]>,
[all …]
DARMScheduleA9.td46 InstrItinData<IIC_iMOVi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
47 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1]>,
48 InstrItinData<IIC_iMOVr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
49 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
50 InstrItinData<IIC_iMOVsi , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
51 InstrStage<1, [A9_ALU0, A9_ALU1]>], [1, 1]>,
52 InstrItinData<IIC_iMOVsr , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
53 InstrStage<2, [A9_ALU0, A9_ALU1]>], [2, 1, 1]>,
54 InstrItinData<IIC_iMOVix2 , [InstrStage<1, [A9_Issue0, A9_Issue1], 0>,
55 InstrStage<1, [A9_ALU0, A9_ALU1]>,
[all …]
DARMScheduleV6.td25 InstrItinData<IIC_iALUx , [InstrStage<1, [V6_Pipe]>]>,
28 InstrItinData<IIC_iALUi , [InstrStage<1, [V6_Pipe]>], [2, 2]>,
29 InstrItinData<IIC_iALUr , [InstrStage<1, [V6_Pipe]>], [2, 2, 2]>,
30 InstrItinData<IIC_iALUsi , [InstrStage<1, [V6_Pipe]>], [2, 2, 1]>,
31 InstrItinData<IIC_iALUsr , [InstrStage<2, [V6_Pipe]>], [3, 3, 2, 1]>,
34 InstrItinData<IIC_iBITi , [InstrStage<1, [V6_Pipe]>], [2, 2]>,
35 InstrItinData<IIC_iBITr , [InstrStage<1, [V6_Pipe]>], [2, 2, 2]>,
36 InstrItinData<IIC_iBITsi , [InstrStage<1, [V6_Pipe]>], [2, 2, 1]>,
37 InstrItinData<IIC_iBITsr , [InstrStage<2, [V6_Pipe]>], [3, 3, 2, 1]>,
40 InstrItinData<IIC_iUNAr , [InstrStage<1, [V6_Pipe]>], [2, 2]>,
[all …]
/external/llvm/lib/Target/Mips/
DMipsSchedule.td314 InstrItinData<IIM16Alu , [InstrStage<1, [ALU]>]>,
315 InstrItinData<II_ADDI , [InstrStage<1, [ALU]>]>,
316 InstrItinData<II_ADDIU , [InstrStage<1, [ALU]>]>,
317 InstrItinData<II_ADDIUPC , [InstrStage<1, [ALU]>]>,
318 InstrItinData<II_ADD , [InstrStage<1, [ALU]>]>,
319 InstrItinData<II_ADDU , [InstrStage<1, [ALU]>]>,
320 InstrItinData<II_AUI , [InstrStage<1, [ALU]>]>,
321 InstrItinData<II_AND , [InstrStage<1, [ALU]>]>,
322 InstrItinData<II_ALUIPC , [InstrStage<1, [ALU]>]>,
323 InstrItinData<II_AUIPC , [InstrStage<1, [ALU]>]>,
[all …]
/external/swiftshader/third_party/LLVM/lib/Target/PowerPC/
DPPCScheduleG5.td16 InstrItinData<IntGeneral , [InstrStage<2, [IU1, IU2]>]>,
17 InstrItinData<IntCompare , [InstrStage<3, [IU1, IU2]>]>,
18 InstrItinData<IntDivD , [InstrStage<68, [IU1]>]>,
19 InstrItinData<IntDivW , [InstrStage<36, [IU1]>]>,
20 InstrItinData<IntMFFS , [InstrStage<6, [IU2]>]>,
21 InstrItinData<IntMFVSCR , [InstrStage<1, [VFPU]>]>,
22 InstrItinData<IntMTFSB0 , [InstrStage<6, [FPU1, FPU2]>]>,
23 InstrItinData<IntMulHD , [InstrStage<7, [IU1, IU2]>]>,
24 InstrItinData<IntMulHW , [InstrStage<5, [IU1, IU2]>]>,
25 InstrItinData<IntMulHWU , [InstrStage<5, [IU1, IU2]>]>,
[all …]
DPPCScheduleG4.td16 InstrItinData<IntGeneral , [InstrStage<1, [IU1, IU2]>]>,
17 InstrItinData<IntCompare , [InstrStage<1, [IU1, IU2]>]>,
18 InstrItinData<IntDivW , [InstrStage<19, [IU1]>]>,
19 InstrItinData<IntMFFS , [InstrStage<3, [FPU1]>]>,
20 InstrItinData<IntMFVSCR , [InstrStage<1, [VIU1]>]>,
21 InstrItinData<IntMTFSB0 , [InstrStage<3, [FPU1]>]>,
22 InstrItinData<IntMulHW , [InstrStage<5, [IU1]>]>,
23 InstrItinData<IntMulHWU , [InstrStage<6, [IU1]>]>,
24 InstrItinData<IntMulLI , [InstrStage<3, [IU1]>]>,
25 InstrItinData<IntRotate , [InstrStage<1, [IU1, IU2]>]>,
[all …]
DPPCScheduleG4Plus.td19 InstrItinData<IntGeneral , [InstrStage<1, [IU1, IU2, IU3, IU4]>]>,
20 InstrItinData<IntCompare , [InstrStage<1, [IU1, IU2, IU3, IU4]>]>,
21 InstrItinData<IntDivW , [InstrStage<23, [IU2]>]>,
22 InstrItinData<IntMFFS , [InstrStage<5, [FPU1]>]>,
23 InstrItinData<IntMFVSCR , [InstrStage<2, [VFPU]>]>,
24 InstrItinData<IntMTFSB0 , [InstrStage<5, [FPU1]>]>,
25 InstrItinData<IntMulHW , [InstrStage<4, [IU2]>]>,
26 InstrItinData<IntMulHWU , [InstrStage<4, [IU2]>]>,
27 InstrItinData<IntMulLI , [InstrStage<3, [IU2]>]>,
28 InstrItinData<IntRotate , [InstrStage<1, [IU1, IU2, IU3, IU4]>]>,
[all …]
DPPCScheduleG3.td17 InstrItinData<IntGeneral , [InstrStage<1, [IU1, IU2]>]>,
18 InstrItinData<IntCompare , [InstrStage<1, [IU1, IU2]>]>,
19 InstrItinData<IntDivW , [InstrStage<19, [IU1]>]>,
20 InstrItinData<IntMFFS , [InstrStage<1, [FPU1]>]>,
21 InstrItinData<IntMTFSB0 , [InstrStage<3, [FPU1]>]>,
22 InstrItinData<IntMulHW , [InstrStage<5, [IU1]>]>,
23 InstrItinData<IntMulHWU , [InstrStage<6, [IU1]>]>,
24 InstrItinData<IntMulLI , [InstrStage<3, [IU1]>]>,
25 InstrItinData<IntRotate , [InstrStage<1, [IU1, IU2]>]>,
26 InstrItinData<IntShift , [InstrStage<1, [IU1, IU2]>]>,
[all …]
/external/llvm/lib/Target/Hexagon/
DHexagonScheduleV60.td112 [InstrStage<1, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
114 [InstrStage<2, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
116 [InstrStage<1, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
118 [InstrStage<2, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
120 [InstrStage<2, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
122 [InstrStage<1, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
125 InstrItinData<ALU64_tc_1_SLOT23 , [InstrStage<1, [SLOT2, SLOT3]>]>,
126 InstrItinData<ALU64_tc_2_SLOT23 , [InstrStage<2, [SLOT2, SLOT3]>]>,
127 InstrItinData<ALU64_tc_2early_SLOT23, [InstrStage<2, [SLOT2, SLOT3]>]>,
128 InstrItinData<ALU64_tc_3x_SLOT23 , [InstrStage<3, [SLOT2, SLOT3]>]>,
[all …]
DHexagonScheduleV55.td46 [InstrStage<1, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
48 [InstrStage<2, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
50 [InstrStage<1, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
52 [InstrStage<2, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
54 [InstrStage<2, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
56 [InstrStage<1, [SLOT0, SLOT1, SLOT2, SLOT3]>]>,
59 InstrItinData<ALU64_tc_1_SLOT23 , [InstrStage<1, [SLOT2, SLOT3]>]>,
60 InstrItinData<ALU64_tc_2_SLOT23 , [InstrStage<2, [SLOT2, SLOT3]>]>,
61 InstrItinData<ALU64_tc_2early_SLOT23, [InstrStage<2, [SLOT2, SLOT3]>]>,
62 InstrItinData<ALU64_tc_3x_SLOT23 , [InstrStage<3, [SLOT2, SLOT3]>]>,
[all …]
/external/llvm/lib/Target/Sparc/
DSparcSchedule.td45 InstrItinData<IIC_iu_or_fpu_instr, [InstrStage<1, [LEONIU, LEONFPU]>], [1, 1]>,
46 InstrItinData<IIC_iu_instr, [InstrStage<1, [LEONIU]>], [1, 1]>,
47 InstrItinData<IIC_fpu_normal_instr, [InstrStage<1, [LEONFPU]>], [7, 1]>,
48 InstrItinData<IIC_fpu_fast_instr, [InstrStage<1, [LEONFPU]>], [7, 1]>,
49 InstrItinData<IIC_jmp_or_call, [InstrStage<1, [LEONIU, LEONFPU]>], [2, 1]>,
50 InstrItinData<IIC_ldd, [InstrStage<1, [LEONIU, LEONFPU]>], [2, 1]>,
51 InstrItinData<IIC_st, [InstrStage<1, [LEONIU, LEONFPU]>], [2, 1]>,
52 InstrItinData<IIC_std, [InstrStage<1, [LEONIU, LEONFPU]>], [3, 1]>,
53 InstrItinData<IIC_iu_smul, [InstrStage<1, [LEONIU]>], [5, 1]>,
54 InstrItinData<IIC_iu_umul, [InstrStage<1, [LEONIU]>], [5, 1]>,
[all …]

123