Home
last modified time | relevance | path

Searched refs:X10 (Results 1 – 25 of 27) sorted by relevance

12

/external/clang/test/CodeGen/
Doverride-layout.c89 struct X10 { struct
141 struct X10 x10; in use_structs()
142 typedef int X10array[sizeof(struct X10)]; in use_structs()
143 x10.y = sizeof(struct X10); in use_structs()
/external/boringssl/src/crypto/md4/
Dmd4.c139 uint32_t X0, X1, X2, X3, X4, X5, X6, X7, X8, X9, X10, X11, X12, X13, X14, X15; in md4_block_data_order() local
178 X10 = l; in md4_block_data_order()
182 R0(C, D, A, B, X10, 11, 0); in md4_block_data_order()
207 R1(C, D, A, B, X10, 9, 0x5A827999L); in md4_block_data_order()
219 R2(D, A, B, C, X10, 9, 0x6ED9EBA1L); in md4_block_data_order()
/external/clang/test/SemaCXX/
Dnew-delete.cpp210 struct X10 { struct
211 virtual ~X10();
214 struct X11 : X10 { // expected-error {{no suitable member 'operator delete' in 'X11'}}
/external/libmojo/mojo/public/interfaces/bindings/tests/data/
Dmessage_data2 0X10
/external/llvm/lib/LibDriver/
DLibDriver.cpp43 #define OPTION(X1, X2, ID, KIND, GROUP, ALIAS, X6, X7, X8, X9, X10) \ argument
45 X1, X2, X9, X10, OPT_##ID, llvm::opt::Option::KIND##Class, X8, X7, \
/external/swiftshader/third_party/LLVM/lib/Target/PowerPC/MCTargetDesc/
DPPCBaseInfo.h41 case R10: case X10: case F10: case V10: case CR2EQ: return 10; in getPPCRegisterNumbering()
/external/llvm/lib/Target/AArch64/Utils/
DAArch64BaseInfo.h42 case AArch64::X10: return AArch64::W10; in getWRegFromXReg()
82 case AArch64::W10: return AArch64::X10; in getXRegFromWReg()
/external/valgrind/VEX/priv/
Dguest_arm64_toIR.c230 #define X10 BITS2(1,0) macro
7520 case X10: in math_WIDEN_LO_OR_HI_LANES()
7569 case X10: amt = 32; break; in math_WIDEN_EVEN_OR_ODD_LANES()
7705 case X10: in math_VEC_DUP_IMM()
7918 vassert(size == X01 || size == X10); /* s or h only */ in math_SQDMULH()
8450 if (size == X11 || (size == X10 && bitQ == 0)) return False; in dis_AdvSIMD_across_lanes()
8494 if (size == X10 && bitQ == 0) return False; // 2s case not allowed in dis_AdvSIMD_across_lanes()
8542 if ((size == X00 || size == X10) in dis_AdvSIMD_across_lanes()
9340 vassert(size >= X00 && size <= X10); in dis_AdvSIMD_scalar_shift_by_imm()
9394 vassert(size == X10 || size == X11); in dis_AdvSIMD_scalar_shift_by_imm()
[all …]
Dhost_arm64_defs.c2626 #define X10 BITS4(0,0, 1,0) macro
3156 UInt instr = X_2_6_3_9_2_5_5(X10, X111000, isLoad ? X010 : X000, in do_load_or_store32()
3171 UInt instr = X_2_6_2_12_5_5(X10, X111001, isLoad ? X01 : X00, in do_load_or_store32()
3271 i->ARM64in.Arith.isAdd ? X10 : X11, in emit_ARM64Instr()
3725 *p++ = X_2_6_2_12_5_5(X10, X010001, X00, simm12, X11111, X11111); in emit_ARM64Instr()
3736 *p++ = X_2_6_2_12_5_5(X10, X010001, X00, 0, X11111, dd); in emit_ARM64Instr()
3836 *p++ = X_2_6_2_12_5_5(X10, X111101, isLD ? X01 : X00, in emit_ARM64Instr()
4113 = X_3_8_5_6_5_5(X000, X11110011, dM, (b1512 << 2) | X10, dN, dD); in emit_ARM64Instr()
4136 = X_3_8_5_6_5_5(X000, X11110001, sM, (b1512 << 2) | X10, sN, sD); in emit_ARM64Instr()
/external/swiftshader/third_party/LLVM/lib/Target/PowerPC/
DPPCCallingConv.td43 CCIfType<[i64], CCAssignToReg<[X3, X4, X5, X6, X7, X8, X9, X10]>>,
DPPCRegisterInfo.td112 def X10 : GP8<R10, "r10">, DwarfRegNum<[10, -2]>;
DPPCInstr64Bit.td69 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
95 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
/external/guava/guava-tests/benchmark/com/google/common/base/
DEnumsBenchmark.java79 X0, X1, X2, X3, X4, X5, X6, X7, X8, X9, X10, X11, X12, X13, X14, X15, X16, X17, X18, enumConstant
88 X0, X1, X2, X3, X4, X5, X6, X7, X8, X9, X10, X11, X12, X13, X14, X15, X16, X17, X18, X19, X20, enumConstant
/external/icu/icu4c/source/i18n/
DdecNumberLocal.h135 #define X10(i) (((i)<<1)+((i)<<3)) macro
DdecNumber.c430 Int i=X10(hi)+lo; in uprv_decNumberToInt32()
462 else return X10(hi)+lo; in uprv_decNumberToUInt32()
632 exponent=X10(exponent)+(Int)*c-(Int)'0'; in uprv_decNumberFromString()
694 out=X10(out)+(Int)*c-(Int)'0'; in uprv_decNumberFromString()
3533 for (; cut>0; ub++, cut--) *up=X10(*up)+*ub; in uprv_decNumberSetBCD()
5751 if (t<10) t=X10(t); /* adjust single-digit b */
7038 discard1=quot-X10(temp);
/external/llvm/lib/Target/PowerPC/
DPPCInstr64Bit.td979 Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in
988 Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7]
1011 Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in
1020 Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7]
DPPCCallingConv.td100 CCIfType<[i64], CCAssignToReg<[X3, X4, X5, X6, X7, X8, X9, X10]>>,
DPPCISelLowering.cpp3150 PPC::X7, PPC::X8, PPC::X9, PPC::X10, in LowerFormalArguments_64SVR4()
3571 PPC::X7, PPC::X8, PPC::X9, PPC::X10, in LowerFormalArguments_Darwin()
3975 PPC::X7, PPC::X8, PPC::X9, PPC::X10, in needStackSlotPassParameters()
5031 PPC::X7, PPC::X8, PPC::X9, PPC::X10, in LowerCall_64SVR4()
5738 PPC::X7, PPC::X8, PPC::X9, PPC::X10, in LowerCall_Darwin()
/external/llvm/lib/Target/PowerPC/Disassembler/
DPPCDisassembler.cpp188 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
/external/llvm/lib/Target/PowerPC/AsmParser/
DPPCAsmParser.cpp58 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
69 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
/external/llvm/lib/Target/AArch64/
DAArch64RegisterInfo.td100 def X10 : AArch64Reg<10, "x10", [W10]>, DwarfRegAlias<W10>;
/external/llvm/lib/Target/AArch64/Disassembler/
DAArch64Disassembler.cpp371 AArch64::X10, AArch64::X11, AArch64::X12, AArch64::X13, AArch64::X14,
/external/deqp/external/vulkancts/data/vulkan/glsl/es310/
Darrays.test14 #X10. Test C/C++ style {}-constructor
/external/deqp/data/gles3/shaders/
Darrays.test14 #X10. Test C/C++ style {}-constructor
/external/valgrind/memcheck/
Dmc_machine.c963 if (o == GOF(X10) && is48) return o; in get_otrack_shadow_offset_wrk()

12