/external/llvm/include/llvm/CodeGen/ |
D | MachineValueType.h | 61 v8i1 = 15, // 8 x i1 enumerator 319 case v8i1: in getVectorElementType() 395 case v8i1: in getVectorNumElements() 453 case v8i1: return 8; in getSizeInBits() 595 if (NumElements == 8) return MVT::v8i1; in getVectorVT()
|
D | ValueTypes.td | 38 def v8i1 : ValueType<8 , 15>; // 8 x i1 vector value
|
/external/llvm/lib/Target/X86/ |
D | X86TargetTransformInfo.cpp | 575 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 }, in getCastInstrCost() 586 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 }, in getCastInstrCost() 619 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 3 }, in getCastInstrCost() 620 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 3 }, in getCastInstrCost() 650 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 7 }, in getCastInstrCost() 651 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 4 }, in getCastInstrCost() 675 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i1, 8 }, in getCastInstrCost() 688 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i1, 6 }, in getCastInstrCost()
|
D | X86InstrAVX512.td | 1334 def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1), 1341 def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1), 1547 def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), 1552 def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), 1806 def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)), 1811 def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), 1816 def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), 1974 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, 1996 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), 1998 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), [all …]
|
D | X86CallingConv.td | 48 CCIfType<[v8i1], CCPromoteToType<v8i16>>, 325 CCIfType<[v8i1], CCPromoteToType<v8i16>>, 598 CCIfType<[v8i1], CCPromoteToType<v8i16>>, 786 CCIfType<[v16i1, v8i1], CCAssignToReg<[K1]>>,
|
D | X86RegisterInfo.td | 514 def VK8 : RegisterClass<"X86", [v8i1], 16, (add VK4)> {let Size = 16;} 522 def VK8WM : RegisterClass<"X86", [v8i1], 16, (sub VK8, K0)> {let Size = 16;}
|
D | X86InstrCompiler.td | 563 defm _V8I1 : CMOVrr_PSEUDO<VK8, v8i1>;
|
/external/llvm/lib/IR/ |
D | ValueTypes.cpp | 147 case MVT::v8i1: return "v8i1"; in getEVTString() 225 case MVT::v8i1: return VectorType::get(Type::getInt1Ty(Context), 8); in getTypeForEVT()
|
/external/llvm/test/CodeGen/SystemZ/ |
D | vec-move-15.ll | 13 ; Test a v8i1->v8i16 extension.
|
D | vec-move-16.ll | 13 ; Test a v8i1->v8i16 extension.
|
D | vec-move-17.ll | 13 ; Test a v8i16->v8i1 truncation.
|
D | vec-and-03.ll | 16 ; Test a v8i1->v8i16 extension.
|
D | vec-shift-07.ll | 16 ; Test a v8i1->v8i16 extension.
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64TargetTransformInfo.cpp | 447 { ISD::SELECT, MVT::v8i1, MVT::v8i32, 8 }, in getCmpSelInstrCost() 450 { ISD::SELECT, MVT::v8i1, MVT::v8i64, 8 * AmortizationCost }, in getCmpSelInstrCost()
|
/external/llvm/lib/Target/Hexagon/ |
D | HexagonInstrInfoVector.td | 16 def V8I1: PatLeaf<(v8i1 PredRegs:$R)>; 307 def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, v8i1>; 314 def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, v8i1>;
|
D | HexagonRegisterInfo.td | 248 [i1, v2i1, v4i1, v8i1, v4i8, v2i16, i32], 32,
|
D | HexagonISelLowering.cpp | 1739 addRegisterClass(MVT::v8i1, &Hexagon::PredRegsRegClass); // hgfedcba in HexagonTargetLowering() 1975 for (MVT NativeVT : {MVT::v2i1, MVT::v4i1, MVT::v8i1, MVT::v32i1, MVT::v64i1, in HexagonTargetLowering()
|
/external/llvm/utils/TableGen/ |
D | CodeGenTarget.cpp | 75 case MVT::v8i1: return "MVT::v8i1"; in getEnumName()
|
/external/llvm/lib/Target/ARM/ |
D | ARMTargetTransformInfo.cpp | 302 { ISD::SELECT, MVT::v8i1, MVT::v8i64, 50 }, in getCmpSelInstrCost()
|
/external/llvm/include/llvm/IR/ |
D | Intrinsics.td | 171 def llvm_v8i1_ty : LLVMType<v8i1>; // 8 x i1
|