Home
last modified time | relevance | path

Searched defs:ror (Results 1 – 25 of 29) sorted by relevance

12

/external/vixl/test/aarch32/
Dtest-assembler-cond-rd-rn-operand-rm-ror-amount-a32.cc75 ShiftType ror; member
5135 ShiftType ror = kTests[i].operands.ror; in TestHelper() local
Dtest-assembler-cond-rd-operand-rn-ror-amount-a32.cc74 ShiftType ror; member
1345 ShiftType ror = kTests[i].operands.ror; in TestHelper() local
Dtest-assembler-cond-rd-operand-rn-ror-amount-t32.cc74 ShiftType ror; member
1233 ShiftType ror = kTests[i].operands.ror; in TestHelper() local
Dtest-assembler-cond-rd-rn-operand-rm-ror-amount-t32.cc75 ShiftType ror; member
5135 ShiftType ror = kTests[i].operands.ror; in TestHelper() local
Dtest-simulator-cond-rd-operand-rn-ror-amount-a32.cc139 ShiftType ror; member
597 ShiftType ror = kTests[i].operands.ror; in TestHelper() local
Dtest-simulator-cond-rd-operand-rn-ror-amount-t32.cc139 ShiftType ror; member
597 ShiftType ror = kTests[i].operands.ror; in TestHelper() local
Dtest-simulator-cond-rd-rn-operand-rm-ror-amount-a32.cc140 ShiftType ror; member
1131 ShiftType ror = kTests[i].operands.ror; in TestHelper() local
Dtest-simulator-cond-rd-rn-operand-rm-ror-amount-t32.cc140 ShiftType ror; member
1131 ShiftType ror = kTests[i].operands.ror; in TestHelper() local
/external/libconstrainedcrypto/
Dsha256.c36 #define ror(value, bits) (((value) >> (bits)) | ((value) << (32 - (bits)))) macro
/external/capstone/arch/AArch64/
DAArch64AddressingModes.h119 static inline uint64_t ror(uint64_t elt, unsigned size) in ror() function
/external/vixl/src/aarch32/
Dinstructions-aarch32.cc639 static inline uint32_t ror(uint32_t x, int i) { in ror() function
Dassembler-aarch32.h2854 void ror(Register rd, Register rm, const Operand& operand) { in ror() function
2857 void ror(Condition cond, Register rd, Register rm, const Operand& operand) { in ror() function
2860 void ror(EncodingSize size, in ror() function
/external/swiftshader/third_party/LLVM/lib/Target/ARM/MCTargetDesc/
DARMAddressingModes.h31 ror, enumerator
/external/llvm/lib/Target/ARM/MCTargetDesc/
DARMAddressingModes.h32 ror, enumerator
/external/llvm/lib/Target/AArch64/MCTargetDesc/
DAArch64AddressingModes.h205 static inline uint64_t ror(uint64_t elt, unsigned size) { in ror() function
/external/mesa3d/src/mesa/drivers/dri/i965/
Dintel_tiled_memcpy.c62 ror(uint32_t n, uint32_t d) in ror() function
/external/v8/src/x87/
Dassembler-x87.h740 void ror(Register dst, uint8_t imm8) { ror(Operand(dst), imm8); } in ror() function
Dassembler-x87.cc973 void Assembler::ror(const Operand& dst, uint8_t imm8) { in ror() function in v8::internal::Assembler
/external/v8/src/arm64/
Dassembler-arm64.h1275 void ror(const Register& rd, const Register& rs, unsigned shift) { in ror() function
/external/vixl/src/aarch64/
Dassembler-aarch64.h857 void ror(const Register& rd, const Register& rs, unsigned shift) { in ror() function
/external/valgrind/coregrind/
Dm_transtab.c1452 UInt ror = 7; in HASH_TT() local
/external/v8/src/compiler/ia32/
Dcode-generator-ia32.cc1321 __ ror(i.OutputOperand(), i.InputInt5(1)); in AssembleArchInstruction() local
/external/v8/src/ia32/
Dassembler-ia32.h747 void ror(Register dst, uint8_t imm8) { ror(Operand(dst), imm8); } in ror() function
Dassembler-ia32.cc1102 void Assembler::ror(const Operand& dst, uint8_t imm8) { in ror() function in v8::internal::Assembler
/external/v8/src/compiler/x87/
Dcode-generator-x87.cc1067 __ ror(i.OutputOperand(), i.InputInt5(1)); in AssembleArchInstruction() local

12